Demonstration of a 12 nm-half-pitch copper ultralow-k interconnect process

J. Chawla, R. Chebiam, R. Akolkar, G. Allen, C. Carver, J. Clarke, F. Gstrein, M. Harmes, T. Indukuri, C. Jezewski, B. Krist, H. Lang, A. Myers, R. Schenker, K. Singh, R. Turkot, H. Yoo
{"title":"Demonstration of a 12 nm-half-pitch copper ultralow-k interconnect process","authors":"J. Chawla, R. Chebiam, R. Akolkar, G. Allen, C. Carver, J. Clarke, F. Gstrein, M. Harmes, T. Indukuri, C. Jezewski, B. Krist, H. Lang, A. Myers, R. Schenker, K. Singh, R. Turkot, H. Yoo","doi":"10.1109/IITC.2013.6615593","DOIUrl":null,"url":null,"abstract":"A process to achieve 12 nm half-pitch interconnect structures in ultralow-k interlayer dielectric (ILD) is realized using standard 193 nm lithography. An optimized pattern transfer that minimizes unwanted distortion of ILD features is followed by copper fill. Electrical measurements that validate functionality of the drawn structures are presented.","PeriodicalId":6377,"journal":{"name":"2013 IEEE International Interconnect Technology Conference - IITC","volume":"83 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2013-06-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Interconnect Technology Conference - IITC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IITC.2013.6615593","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14

Abstract

A process to achieve 12 nm half-pitch interconnect structures in ultralow-k interlayer dielectric (ILD) is realized using standard 193 nm lithography. An optimized pattern transfer that minimizes unwanted distortion of ILD features is followed by copper fill. Electrical measurements that validate functionality of the drawn structures are presented.
12纳米半间距铜超低k互连工艺的演示
采用标准193nm光刻技术,实现了在超低k介电层(ILD)中实现12nm半间距互连结构的工艺。一个优化的图案转移,最大限度地减少了ILD特征的不必要的失真,然后是铜填充。提出了验证所绘制结构功能的电气测量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信