Virtual prototyping of R2D NASIC based FPGA

C. Teodorov, Loïc Lagadec
{"title":"Virtual prototyping of R2D NASIC based FPGA","authors":"C. Teodorov, Loïc Lagadec","doi":"10.1145/2770287.2770332","DOIUrl":null,"url":null,"abstract":"Application developers request safe and reliable layers on which to operate. Reliability has been assumed for years, as CMOS circuits were correct-by-construction. Nowadays, shrinking transistor size implies a reduction in yield and reliability of SoC, due to the presence or appearance of physical defects in the circuit. Nanotechnologies face same issues and despite many efforts for yield improvement, circuits remain unreliable. Rethinking the methodologies and design tools becomes now critical. We promote the use of FPGA-like overlay architectures, that offer a stable layer over time for application designers, while embedding fault-mitigation techniques that depend on the underlying technology.","PeriodicalId":6519,"journal":{"name":"2014 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH)","volume":"16 1","pages":"179-180"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/2770287.2770332","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Application developers request safe and reliable layers on which to operate. Reliability has been assumed for years, as CMOS circuits were correct-by-construction. Nowadays, shrinking transistor size implies a reduction in yield and reliability of SoC, due to the presence or appearance of physical defects in the circuit. Nanotechnologies face same issues and despite many efforts for yield improvement, circuits remain unreliable. Rethinking the methodologies and design tools becomes now critical. We promote the use of FPGA-like overlay architectures, that offer a stable layer over time for application designers, while embedding fault-mitigation techniques that depend on the underlying technology.
基于FPGA的R2D NASIC虚拟样机
应用程序开发人员需要安全可靠的操作层。多年来,人们一直认为CMOS电路的可靠性是正确的。如今,由于电路中存在或出现物理缺陷,晶体管尺寸的缩小意味着SoC的产量和可靠性的降低。纳米技术也面临同样的问题,尽管很多人努力提高产量,但电路仍然不可靠。重新思考方法论和设计工具现在变得至关重要。我们提倡使用类似fpga的覆盖架构,随着时间的推移,它为应用程序设计人员提供了一个稳定的层,同时嵌入了依赖于底层技术的故障缓解技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信