Low-Voltage Low-Power Sub-Threshold CMOS Four-Quadrant Analogue Multiplier

B. Boonchu
{"title":"Low-Voltage Low-Power Sub-Threshold CMOS Four-Quadrant Analogue Multiplier","authors":"B. Boonchu","doi":"10.1109/IEECON.2018.8712182","DOIUrl":null,"url":null,"abstract":"A four-quadrant analogue multiplier with low-voltage low-power is proposed in this paper. The design techniques are based on sub-threshold CMOS voltage amplifier and the voltage-sum circuit. The circuit can operate for two input voltages range of $\\pmb{\\pm 25}\\ \\mathbf{mV}$, with the harmonic distortion is 1.3%. Furthermore, its features are 0.8 V power supply, $\\pmb{0.78 \\mu}\\ \\mathbf{W}$ power consumption, and 650 kHz bandwidth. The proposed circuit is designed using standard $\\pmb{0.18 \\mu}\\ \\mathbf{m}$ CMOS technology. The SPICE simulation results show the performance of the circuit and confirm the validity of the design technique.","PeriodicalId":6628,"journal":{"name":"2018 International Electrical Engineering Congress (iEECON)","volume":"72 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Electrical Engineering Congress (iEECON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEECON.2018.8712182","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

A four-quadrant analogue multiplier with low-voltage low-power is proposed in this paper. The design techniques are based on sub-threshold CMOS voltage amplifier and the voltage-sum circuit. The circuit can operate for two input voltages range of $\pmb{\pm 25}\ \mathbf{mV}$, with the harmonic distortion is 1.3%. Furthermore, its features are 0.8 V power supply, $\pmb{0.78 \mu}\ \mathbf{W}$ power consumption, and 650 kHz bandwidth. The proposed circuit is designed using standard $\pmb{0.18 \mu}\ \mathbf{m}$ CMOS technology. The SPICE simulation results show the performance of the circuit and confirm the validity of the design technique.
低压低功耗亚阈值CMOS四象限模拟乘法器
提出了一种低压低功耗的四象限模拟乘法器。其设计技术是基于亚阈值CMOS电压放大器和电压和电路。该电路可在$\pmb{\pm 25}\ \mathbf{mV}$两个输入电压范围内工作,谐波失真为1.3%。此外,其特点是0.8 V电源,$\pmb{0.78 \mu}\ \mathbf{W}$功耗,650 kHz带宽。该电路采用标准的$\pmb{0.18 \mu}\ \mathbf{m}$ CMOS技术设计。SPICE仿真结果表明了电路的性能,验证了设计方法的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信