Efficient clocking of a wave-domino pipeline

S. Mathew, R. Sridhar
{"title":"Efficient clocking of a wave-domino pipeline","authors":"S. Mathew, R. Sridhar","doi":"10.1109/ISCAS.1997.621503","DOIUrl":null,"url":null,"abstract":"Wave pipelining is a technique used in digital systems for increased throughput. It is important to ensure the validity of the output signals, while increasing the rate at which data may be clocked into the pipeline. This is achieved by balancing the path delays from the inputs to all intermediate nodes and outputs. Wave-domino logic uses dynamic CMOS domino circuits to implement wave-pipelining. This paper builds upon existing work in wave-domino pipelining and introduces an improved clocking strategy for such a pipeline which further minimizes the clock period, thereby increasing the system throughput.","PeriodicalId":68559,"journal":{"name":"电路与系统学报","volume":"83 12","pages":"1832-1835 vol.3"},"PeriodicalIF":0.0000,"publicationDate":"1997-06-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://sci-hub-pdf.com/10.1109/ISCAS.1997.621503","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"电路与系统学报","FirstCategoryId":"1093","ListUrlMain":"https://doi.org/10.1109/ISCAS.1997.621503","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Wave pipelining is a technique used in digital systems for increased throughput. It is important to ensure the validity of the output signals, while increasing the rate at which data may be clocked into the pipeline. This is achieved by balancing the path delays from the inputs to all intermediate nodes and outputs. Wave-domino logic uses dynamic CMOS domino circuits to implement wave-pipelining. This paper builds upon existing work in wave-domino pipelining and introduces an improved clocking strategy for such a pipeline which further minimizes the clock period, thereby increasing the system throughput.
波-多米诺流水线的高效时钟
波浪管道是一种在数字系统中用于提高吞吐量的技术。重要的是要确保输出信号的有效性,同时增加数据可能被时钟输入管道的速率。这是通过平衡从输入到所有中间节点和输出的路径延迟实现的。波多米诺逻辑使用动态CMOS多米诺电路来实现波流水线。本文以波多米诺流水线的现有工作为基础,介绍了一种改进的时钟策略,该策略进一步减少了时钟周期,从而提高了系统吞吐量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
2463
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信