Low-Latency, Small-Area FPGA Implementation of the Advanced Encryption Standard Algorithm

IF 0.3 Q4 COMPUTER SCIENCE, INFORMATION SYSTEMS
Trang Hoang, Van Loi Nguyen
{"title":"Low-Latency, Small-Area FPGA Implementation of the Advanced Encryption Standard Algorithm","authors":"Trang Hoang, Van Loi Nguyen","doi":"10.4018/JDST.2013010105","DOIUrl":null,"url":null,"abstract":"This paper presents a Field-Programmable Gate Array (FPGA) implementation of an Advanced Encryption Standard (AES) algorithm using approach of combination iterative looping and Look-Up Table (LUT)-based S-box with block and key size of 128 bits. Modifications in the way of loading data out in AES encryption/decryption, loading key_expansion in Key_Expansion blocks are also proposed. The design is tested with the sample vectors provided by Federal Information Processing Standard (FIPS) 197. The design is implemented on APEX20KC Altera’s FPGA and on Virtex XCV600 Xilinx’s FPGA. For all the authors’ proposals, they are found to be very simple in FPGA-based architecture implementation, better in low latency, and small area, but large in memory, moderate throughput.","PeriodicalId":43267,"journal":{"name":"International Journal of Distributed Systems and Technologies","volume":"4 1","pages":"56-77"},"PeriodicalIF":0.3000,"publicationDate":"2013-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Distributed Systems and Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.4018/JDST.2013010105","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"COMPUTER SCIENCE, INFORMATION SYSTEMS","Score":null,"Total":0}
引用次数: 3

Abstract

This paper presents a Field-Programmable Gate Array (FPGA) implementation of an Advanced Encryption Standard (AES) algorithm using approach of combination iterative looping and Look-Up Table (LUT)-based S-box with block and key size of 128 bits. Modifications in the way of loading data out in AES encryption/decryption, loading key_expansion in Key_Expansion blocks are also proposed. The design is tested with the sample vectors provided by Federal Information Processing Standard (FIPS) 197. The design is implemented on APEX20KC Altera’s FPGA and on Virtex XCV600 Xilinx’s FPGA. For all the authors’ proposals, they are found to be very simple in FPGA-based architecture implementation, better in low latency, and small area, but large in memory, moderate throughput.
高级加密标准算法的低延迟、小面积FPGA实现
本文提出了一种现场可编程门阵列(FPGA)实现高级加密标准(AES)算法,采用组合迭代循环和基于查找表(LUT)的s盒方法,块和密钥大小为128位。对AES加密/解密中加载数据的方式、在key_expansion块中加载key_expansion的方式也进行了修改。采用联邦信息处理标准(FIPS) 197提供的样本向量对设计进行了测试。该设计在APEX20KC altera FPGA和Virtex XCV600 xilinx FPGA上实现。对于所有作者的建议,发现它们在基于fpga的架构实现中非常简单,具有较好的低延迟,并且面积小,但内存大,吞吐量适中。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
International Journal of Distributed Systems and Technologies
International Journal of Distributed Systems and Technologies COMPUTER SCIENCE, INFORMATION SYSTEMS-
CiteScore
1.60
自引率
9.10%
发文量
64
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信