Improving the Performance of CPU Architectures by Reducing the Operating System Overhead (Extended Version)

IF 0.5 Q4 ENGINEERING, ELECTRICAL & ELECTRONIC
I. Zagan, V. Gaitan
{"title":"Improving the Performance of CPU Architectures by Reducing the Operating System Overhead (Extended Version)","authors":"I. Zagan, V. Gaitan","doi":"10.1515/ecce-2016-0002","DOIUrl":null,"url":null,"abstract":"Abstract The predictable CPU architectures that run hard real-time tasks must be executed with isolation in order to provide a timing-analyzable execution for real-time systems. The major problems for real-time operating systems are determined by an excessive jitter, introduced mainly through task switching. This can alter deadline requirements, and, consequently, the predictability of hard real-time tasks. New requirements also arise for a real-time operating system used in mixed-criticality systems, when the executions of hard real-time applications require timing predictability. The present article discusses several solutions to improve the performance of CPU architectures and eventually overcome the Operating Systems overhead inconveniences. This paper focuses on the innovative CPU implementation named nMPRA-MT, designed for small real-time applications. This implementation uses the replication and remapping techniques for the program counter, general purpose registers and pipeline registers, enabling multiple threads to share a single pipeline assembly line. In order to increase predictability, the proposed architecture partially removes the hazard situation at the expense of larger execution latency per one instruction.","PeriodicalId":42365,"journal":{"name":"Electrical Control and Communication Engineering","volume":"26 1","pages":"13 - 22"},"PeriodicalIF":0.5000,"publicationDate":"2016-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Electrical Control and Communication Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1515/ecce-2016-0002","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 1

Abstract

Abstract The predictable CPU architectures that run hard real-time tasks must be executed with isolation in order to provide a timing-analyzable execution for real-time systems. The major problems for real-time operating systems are determined by an excessive jitter, introduced mainly through task switching. This can alter deadline requirements, and, consequently, the predictability of hard real-time tasks. New requirements also arise for a real-time operating system used in mixed-criticality systems, when the executions of hard real-time applications require timing predictability. The present article discusses several solutions to improve the performance of CPU architectures and eventually overcome the Operating Systems overhead inconveniences. This paper focuses on the innovative CPU implementation named nMPRA-MT, designed for small real-time applications. This implementation uses the replication and remapping techniques for the program counter, general purpose registers and pipeline registers, enabling multiple threads to share a single pipeline assembly line. In order to increase predictability, the proposed architecture partially removes the hazard situation at the expense of larger execution latency per one instruction.
通过减少操作系统开销来提高CPU架构的性能(扩展版本)
运行硬实时任务的可预测CPU架构必须隔离执行,以便为实时系统提供可时间分析的执行。实时操作系统的主要问题是由过度抖动决定的,主要是通过任务切换引入的。这可能会改变截止日期要求,从而改变硬实时任务的可预测性。当硬实时应用程序的执行需要时间可预测性时,混合临界系统中使用的实时操作系统也出现了新的需求。本文讨论了几种提高CPU体系结构性能的解决方案,并最终克服操作系统开销带来的不便。本文重点介绍了一种名为nMPRA-MT的创新CPU实现,它是为小型实时应用而设计的。该实现使用程序计数器、通用寄存器和管道寄存器的复制和重新映射技术,使多个线程能够共享单个管道装配线。为了提高可预测性,所建议的体系结构以每条指令更大的执行延迟为代价,部分地消除了危险情况。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
Electrical Control and Communication Engineering
Electrical Control and Communication Engineering ENGINEERING, ELECTRICAL & ELECTRONIC-
自引率
14.30%
发文量
0
审稿时长
12 weeks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信