Design & Analysis of Novel Non-Reversible & Reversible Parity Generator & Detector in Quantum Cellular Automata using Feynman Gate

Q3 Engineering
N. Tripathi, Mohammad Mudakir Fazili, Rahil Jahangir
{"title":"Design & Analysis of Novel Non-Reversible & Reversible Parity Generator & Detector in Quantum Cellular Automata using Feynman Gate","authors":"N. Tripathi, Mohammad Mudakir Fazili, Rahil Jahangir","doi":"10.2174/1876402913666210726170207","DOIUrl":null,"url":null,"abstract":"\n\nA novel design for non-reversible as well as reversible parity generator and detector in Quantum-dot Cellular Automata (QCA) technology is presented in this research article. Parity generator and detector circuits are reliable error-checking components of a nano-communication system.\n\n\n\nThe main focus of this research is to design an ultra-low-power fault-tolerant reversible gate implementation of the parity logic function in QCA. An efficient QCA design layout with minimal area, less latency and the least energy dissipation is desired.\n\n\n\nThe proposed designs are developed using Quantum-dot Cellular Automata (QCA) technology. The circuits are optimized using majority gate reduction and clock zone reduction techniques. Also, the cell-cell interaction technique is employed to further optimize the QCA circuit. To increase the fault tolerance and for ultra-low power operation, reversible QCA circuits are designed using cascaded Feynman gates.\n\n\n\nThe efficiency of the parity generator and detector is calculated to be more than 25% compared to existing QCA layouts. It is demonstrated in this paper that the proposed circuits perform exceptionally well on every design parameter. The design parameters under consideration are cell count, cell area, complexity, crossover count, latency and energy dissipation. Using reversible logic, a fault-tolerant and defect-sensitive circuit is developed for parity generation and detection.\n","PeriodicalId":18543,"journal":{"name":"Micro and Nanosystems","volume":" ","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2021-07-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Micro and Nanosystems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.2174/1876402913666210726170207","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Engineering","Score":null,"Total":0}
引用次数: 1

Abstract

A novel design for non-reversible as well as reversible parity generator and detector in Quantum-dot Cellular Automata (QCA) technology is presented in this research article. Parity generator and detector circuits are reliable error-checking components of a nano-communication system. The main focus of this research is to design an ultra-low-power fault-tolerant reversible gate implementation of the parity logic function in QCA. An efficient QCA design layout with minimal area, less latency and the least energy dissipation is desired. The proposed designs are developed using Quantum-dot Cellular Automata (QCA) technology. The circuits are optimized using majority gate reduction and clock zone reduction techniques. Also, the cell-cell interaction technique is employed to further optimize the QCA circuit. To increase the fault tolerance and for ultra-low power operation, reversible QCA circuits are designed using cascaded Feynman gates. The efficiency of the parity generator and detector is calculated to be more than 25% compared to existing QCA layouts. It is demonstrated in this paper that the proposed circuits perform exceptionally well on every design parameter. The design parameters under consideration are cell count, cell area, complexity, crossover count, latency and energy dissipation. Using reversible logic, a fault-tolerant and defect-sensitive circuit is developed for parity generation and detection.
基于费曼门的量子元胞自动机中新型非可逆和可逆奇偶校验发生器和检测器的设计与分析
本文提出了一种量子点细胞自动机(QCA)技术中的不可逆和可逆奇偶校验发生器和检测器的新设计。奇偶校验发生器和检测器电路是纳米通信系统中可靠的错误检查组件。本研究的主要重点是设计一种超低功耗容错可逆门,实现QCA中的奇偶逻辑功能。需要具有最小面积、更小延迟和最小能量耗散的高效QCA设计布局。所提出的设计是使用量子点细胞自动机(QCA)技术开发的。使用多数门减少和时钟区减少技术来优化电路。此外,采用细胞-细胞相互作用技术来进一步优化QCA电路。为了提高容错性和超低功率操作,使用级联Feynman门设计了可逆QCA电路。与现有的QCA布局相比,奇偶校验发生器和检测器的效率被计算为超过25%。本文证明,所提出的电路在每个设计参数上都表现得非常好。所考虑的设计参数是小区数量、小区面积、复杂性、交叉计数、延迟和能量耗散。利用可逆逻辑,开发了一种用于奇偶校验生成和检测的容错和缺陷敏感电路。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
Micro and Nanosystems
Micro and Nanosystems Engineering-Building and Construction
CiteScore
1.60
自引率
0.00%
发文量
50
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信