Method of high-order advanced lithography overlay correction to enhance the manufacturing performance of integrated circuits

IF 4.6 3区 材料科学 Q2 CHEMISTRY, MULTIDISCIPLINARY
Dinghai Rui, Libin Zhang, Yayi Wei and Yajuan Su
{"title":"Method of high-order advanced lithography overlay correction to enhance the manufacturing performance of integrated circuits","authors":"Dinghai Rui, Libin Zhang, Yayi Wei and Yajuan Su","doi":"10.1039/D5NA00682A","DOIUrl":null,"url":null,"abstract":"<p >As integrated circuit (IC) manufacturing advances toward smaller technology nodes, conventional lithography methods are increasingly challenged by the diffraction-limited resolution, escalating process complexity, and rising costs. Among these challenges, overlays have a particularly pronounced impact on manufacturing quality. To address this issue, this paper proposes a high-order overlay correction model that employs a two-dimensional fifth-order polynomial to accurately fit and characterize the distribution of overlays. The model's effectiveness is validated through finite element simulations. By incorporating an array of piezoelectric actuators, thermally induced deformation control units, and micro-mechanical clamping mechanisms, the model enables precise regulation of complex stress fields and localized temperature variations along the mask boundary, thereby enabling effective compensation of high-order overlay errors. Simulation results demonstrate that the proposed approach reduces the |mean| + 3<em>σ</em> of overlay to below 1 nm. It achieves nearly 100% correction for 1st-order and 2nd-order overlay components, over 80% correction for 3rd-order and 4th-order components, and a correction rate of 68.16% for 5th-order errors. Multiple randomized verification tests indicate average compensation efficiencies of 96.85% in the <em>x</em>-direction and 97.36% in the <em>y</em>-direction, highlighting the model's robustness and consistency. In practical processes, the model successfully reduces actual wafer overlay to |mean| + 3<em>σ</em> values of 4.22 nm and 6.26 nm in the <em>x</em> and <em>y</em> directions, respectively. This study presents an efficient and reliable solution for high-order overlay compensation in advanced lithography, offering significant benefits for enhancing IC manufacturing performance and reliability.</p>","PeriodicalId":18806,"journal":{"name":"Nanoscale Advances","volume":" 20","pages":" 6563-6574"},"PeriodicalIF":4.6000,"publicationDate":"2025-09-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://www.ncbi.nlm.nih.gov/pmc/articles/PMC12412054/pdf/","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Nanoscale Advances","FirstCategoryId":"88","ListUrlMain":"https://pubs.rsc.org/en/content/articlelanding/2025/na/d5na00682a","RegionNum":3,"RegionCategory":"材料科学","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"CHEMISTRY, MULTIDISCIPLINARY","Score":null,"Total":0}
引用次数: 0

Abstract

As integrated circuit (IC) manufacturing advances toward smaller technology nodes, conventional lithography methods are increasingly challenged by the diffraction-limited resolution, escalating process complexity, and rising costs. Among these challenges, overlays have a particularly pronounced impact on manufacturing quality. To address this issue, this paper proposes a high-order overlay correction model that employs a two-dimensional fifth-order polynomial to accurately fit and characterize the distribution of overlays. The model's effectiveness is validated through finite element simulations. By incorporating an array of piezoelectric actuators, thermally induced deformation control units, and micro-mechanical clamping mechanisms, the model enables precise regulation of complex stress fields and localized temperature variations along the mask boundary, thereby enabling effective compensation of high-order overlay errors. Simulation results demonstrate that the proposed approach reduces the |mean| + 3σ of overlay to below 1 nm. It achieves nearly 100% correction for 1st-order and 2nd-order overlay components, over 80% correction for 3rd-order and 4th-order components, and a correction rate of 68.16% for 5th-order errors. Multiple randomized verification tests indicate average compensation efficiencies of 96.85% in the x-direction and 97.36% in the y-direction, highlighting the model's robustness and consistency. In practical processes, the model successfully reduces actual wafer overlay to |mean| + 3σ values of 4.22 nm and 6.26 nm in the x and y directions, respectively. This study presents an efficient and reliable solution for high-order overlay compensation in advanced lithography, offering significant benefits for enhancing IC manufacturing performance and reliability.

Abstract Image

提高集成电路制造性能的高阶先进光刻叠加校正方法。
随着集成电路(IC)制造技术向更小的技术节点发展,传统的光刻方法日益受到衍射极限分辨率、工艺复杂性和成本上升的挑战。在这些挑战中,覆盖层对制造质量的影响尤为明显。为了解决这一问题,本文提出了一种高阶叠加校正模型,该模型采用二维五阶多项式来精确拟合和表征叠加的分布。通过有限元仿真验证了该模型的有效性。通过结合一系列压电致动器、热致变形控制单元和微机械夹紧机构,该模型能够精确调节复杂应力场和沿掩膜边界的局部温度变化,从而有效补偿高阶叠加误差。仿真结果表明,该方法将覆盖层的|平均| + 3σ降低到1 nm以下。对一阶和二阶叠加分量的校正接近100%,对三阶和四阶叠加分量的校正超过80%,对五阶误差的校正率达到68.16%。多次随机验证试验表明,x方向的平均补偿效率为96.85%,y方向的平均补偿效率为97.36%,突出了模型的鲁棒性和一致性。在实际过程中,该模型成功地将实际晶圆覆盖层在x和y方向上分别降低到4.22 nm和6.26 nm的|平均| + 3σ值。本研究为先进光刻技术中的高阶叠加补偿提供了一种高效可靠的解决方案,为提高集成电路的制造性能和可靠性提供了显著的好处。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
Nanoscale Advances
Nanoscale Advances Multiple-
CiteScore
8.00
自引率
2.10%
发文量
461
审稿时长
9 weeks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信