{"title":"A 25 kHz-BW 98.6 dB-SNR Multi-Bit Delta-Sigma Modulator with Data-Weighted Averaging","authors":"Xinpeng Xing;Jing Xue;Gaofeng Luan;Haigang Feng","doi":"10.23919/cje.2024.00.131","DOIUrl":null,"url":null,"abstract":"This paper presents a high-precision Delta-Sigma Modulator (DSM) for audio applications. The modulator is implemented by cascade of integrators with feedback with 3rd-order noise shaping and 4-bit quantization, guaranteeing the modulator stability, limiting the oversampling ratio to 64, and greatly relaxing the integrator amplifier design. First-order data-weighted averaging technique is included to suppress harmonic distortion introduced by cell mismatch of multi-bit capacitive digital-to-analog converter. Fabricated in a 0.18 μm complementary metal-oxide-semiconductor (CMOS) process, the DSM test chip achieves a signal-to-noise ratio (SNR) of 98.6 dB, a signal-to-noise-plus-distortion ratio of 91.5 dB for 25 kHz bandwidth (BW). The modulator consumes 12.38 mW power from 3.3 V supplies, corresponding to a competitive figure-of-merit of 154.6 dB.","PeriodicalId":50701,"journal":{"name":"Chinese Journal of Electronics","volume":"34 4","pages":"1037-1043"},"PeriodicalIF":3.0000,"publicationDate":"2025-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=11151249","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Chinese Journal of Electronics","FirstCategoryId":"94","ListUrlMain":"https://ieeexplore.ieee.org/document/11151249/","RegionNum":4,"RegionCategory":"计算机科学","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
Abstract
This paper presents a high-precision Delta-Sigma Modulator (DSM) for audio applications. The modulator is implemented by cascade of integrators with feedback with 3rd-order noise shaping and 4-bit quantization, guaranteeing the modulator stability, limiting the oversampling ratio to 64, and greatly relaxing the integrator amplifier design. First-order data-weighted averaging technique is included to suppress harmonic distortion introduced by cell mismatch of multi-bit capacitive digital-to-analog converter. Fabricated in a 0.18 μm complementary metal-oxide-semiconductor (CMOS) process, the DSM test chip achieves a signal-to-noise ratio (SNR) of 98.6 dB, a signal-to-noise-plus-distortion ratio of 91.5 dB for 25 kHz bandwidth (BW). The modulator consumes 12.38 mW power from 3.3 V supplies, corresponding to a competitive figure-of-merit of 154.6 dB.
期刊介绍:
CJE focuses on the emerging fields of electronics, publishing innovative and transformative research papers. Most of the papers published in CJE are from universities and research institutes, presenting their innovative research results. Both theoretical and practical contributions are encouraged, and original research papers reporting novel solutions to the hot topics in electronics are strongly recommended.