Investigation of stability parameters of a gate-stack junctionless double-gate transistor (GS-JLDGT)-based 6T and 3T SRAM in the presence of traps

IF 2.2 4区 工程技术 Q3 ENGINEERING, ELECTRICAL & ELECTRONIC
Neha Garg, Yogesh Pratap, Sneha Kabra
{"title":"Investigation of stability parameters of a gate-stack junctionless double-gate transistor (GS-JLDGT)-based 6T and 3T SRAM in the presence of traps","authors":"Neha Garg,&nbsp;Yogesh Pratap,&nbsp;Sneha Kabra","doi":"10.1007/s10825-025-02285-7","DOIUrl":null,"url":null,"abstract":"<div><p>In light of the continuously rising demand for portable handheld devices in day-to-day life and in specific applications such as biomedical systems (blood pressure monitors, pacemakers, and hearing aids), stable digital systems with low area and power consumption are required. Static random-access memory (SRAM) is a fundamental component of digital systems, and hence stable and efficient design of SRAM is critical. This paper reports on the stability and reliability of a SRAM device designed using a gate-stack junctionless double-gate transistor (GS-JLDGT). The proposed GS-JLDGT is used to implement a six-transistor (6T) SRAM, and the GS-JLDGT structure is then modified by adding an oxide layer in the middle and utilized to design a 3T SRAM. As a result, the area occupied by the proposed 3T SRAM is reduced by almost half as compared to a conventional 6T SRAM layout. The reliability assessment of the designed SRAM is carried out by the inclusion of interface trap charges at the oxide–semiconductor interface. The results show that the presence of the interface trap charges leads to degradation in the voltage transfer curve (VTC) and hence significant deviations in various stability parameters, including the retention noise margin (RNM), static noise margin (SNM), static voltage noise margin (SVNM), static current noise margin (SINM), write trip voltage (WTV), and write trip current (WTI) of the device. In addition, the impact of temperature variation along with trap charges is investigated with respect to the stability of the GS-JLDGT-based 6T SRAM. The results indicate that as the temperature increases, distortion due to trap charges also increases significantly.</p></div>","PeriodicalId":620,"journal":{"name":"Journal of Computational Electronics","volume":"24 2","pages":""},"PeriodicalIF":2.2000,"publicationDate":"2025-02-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Computational Electronics","FirstCategoryId":"5","ListUrlMain":"https://link.springer.com/article/10.1007/s10825-025-02285-7","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

In light of the continuously rising demand for portable handheld devices in day-to-day life and in specific applications such as biomedical systems (blood pressure monitors, pacemakers, and hearing aids), stable digital systems with low area and power consumption are required. Static random-access memory (SRAM) is a fundamental component of digital systems, and hence stable and efficient design of SRAM is critical. This paper reports on the stability and reliability of a SRAM device designed using a gate-stack junctionless double-gate transistor (GS-JLDGT). The proposed GS-JLDGT is used to implement a six-transistor (6T) SRAM, and the GS-JLDGT structure is then modified by adding an oxide layer in the middle and utilized to design a 3T SRAM. As a result, the area occupied by the proposed 3T SRAM is reduced by almost half as compared to a conventional 6T SRAM layout. The reliability assessment of the designed SRAM is carried out by the inclusion of interface trap charges at the oxide–semiconductor interface. The results show that the presence of the interface trap charges leads to degradation in the voltage transfer curve (VTC) and hence significant deviations in various stability parameters, including the retention noise margin (RNM), static noise margin (SNM), static voltage noise margin (SVNM), static current noise margin (SINM), write trip voltage (WTV), and write trip current (WTI) of the device. In addition, the impact of temperature variation along with trap charges is investigated with respect to the stability of the GS-JLDGT-based 6T SRAM. The results indicate that as the temperature increases, distortion due to trap charges also increases significantly.

Abstract Image

基于栅极堆叠无结双栅晶体管(GS-JLDGT)的6T和3T SRAM在陷阱存在下的稳定性参数研究
鉴于日常生活中对便携式手持设备的需求不断增长,以及生物医学系统(血压监测仪、起搏器和助听器)等特定应用,需要稳定、低面积和低功耗的数字系统。静态随机存取存储器(SRAM)是数字系统的基本组成部分,因此稳定高效的SRAM设计至关重要。本文报道了采用栅堆无结双栅晶体管(GS-JLDGT)设计的SRAM器件的稳定性和可靠性。提出的GS-JLDGT用于实现六晶体管(6T) SRAM,然后通过在中间添加氧化层来修改GS-JLDGT结构,并用于设计3T SRAM。因此,与传统的6T SRAM布局相比,提议的3T SRAM占用的面积减少了近一半。设计的SRAM的可靠性评估是通过在氧化物-半导体界面上包含界面陷阱电荷来进行的。结果表明,界面陷阱电荷的存在导致电压传递曲线(VTC)的退化,从而导致器件的各种稳定性参数(包括保持噪声裕度(RNM)、静态噪声裕度(SNM)、静态电压噪声裕度(SVNM)、静态电流噪声裕度(SINM)、写脱程电压(WTV)和写脱程电流(WTI))的显著偏差。此外,研究了温度变化和陷阱电荷对基于gs - jldgg的6T SRAM稳定性的影响。结果表明,随着温度的升高,由于陷阱电荷引起的畸变也显著增加。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
Journal of Computational Electronics
Journal of Computational Electronics ENGINEERING, ELECTRICAL & ELECTRONIC-PHYSICS, APPLIED
CiteScore
4.50
自引率
4.80%
发文量
142
审稿时长
>12 weeks
期刊介绍: he Journal of Computational Electronics brings together research on all aspects of modeling and simulation of modern electronics. This includes optical, electronic, mechanical, and quantum mechanical aspects, as well as research on the underlying mathematical algorithms and computational details. The related areas of energy conversion/storage and of molecular and biological systems, in which the thrust is on the charge transport, electronic, mechanical, and optical properties, are also covered. In particular, we encourage manuscripts dealing with device simulation; with optical and optoelectronic systems and photonics; with energy storage (e.g. batteries, fuel cells) and harvesting (e.g. photovoltaic), with simulation of circuits, VLSI layout, logic and architecture (based on, for example, CMOS devices, quantum-cellular automata, QBITs, or single-electron transistors); with electromagnetic simulations (such as microwave electronics and components); or with molecular and biological systems. However, in all these cases, the submitted manuscripts should explicitly address the electronic properties of the relevant systems, materials, or devices and/or present novel contributions to the physical models, computational strategies, or numerical algorithms.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信