Statistical variability of physically localized interface traps in SOI n-p-n DG TFETs

IF 2.8 4区 工程技术 Q2 ENGINEERING, ELECTRICAL & ELECTRONIC
Himangshu Lahkar, Anurag Medhi, Deepjyoti Deb, Rajesh Saha, Ratul Kr. Baruah, Rupam Goswami
{"title":"Statistical variability of physically localized interface traps in SOI n-p-n DG TFETs","authors":"Himangshu Lahkar,&nbsp;Anurag Medhi,&nbsp;Deepjyoti Deb,&nbsp;Rajesh Saha,&nbsp;Ratul Kr. Baruah,&nbsp;Rupam Goswami","doi":"10.1007/s10854-025-14404-y","DOIUrl":null,"url":null,"abstract":"<div><p>Interface trap reliability in MOS devices is a significant area of concern in the domain of semiconductor devices. With the advent of new device architectures with miniaturized dimensions, it has become fundamentally important to include methods to predict interface trap reliability. This article reports the impact of interface traps on the low power performance of tunnel field-effect transistors (TFETs) through statistical variability approach. Tunnel field-effect transistors (TFETs), which function via quantum mechanical tunnelling, have emerged as promising devices for low-power applications. Interface traps are localized energy states at the semiconductor-oxide interface that can trap charge carriers, and affect the low-power performance of the devices. These traps can be either acceptor-like or donor-like based on their position within the energy band gap. This article investigates the impact of these traps on the key performance metrics of a silicon-on-insulator (SOI) n-p-n double-gate TFET (DG TFET). Calibrated with experimental data, the proposed work involves 200 simulations using technology computer-aided design tool, Sentaurus TCAD. Considering Gaussian distribution of interface traps, the traps were physically localized at the interface, where a trap-localized region was 4 nm long. At a time, one trap-localized region was considered, which was randomly placed in each of the 200 simulations. The variations in the threshold voltage (<span>\\({V}_{th}\\)</span>), on-current (<span>\\({I}_{\\text{ON}}\\)</span>), and off-current (<span>\\({I}_{\\text{OFF}}\\)</span>) are represented through the standard deviation of the parameters. Since the methodology adopted in this work is universal, it has the potential to be a promising technique to assess the reliability of any kind of MOS device in an unbiased manner.</p></div>","PeriodicalId":646,"journal":{"name":"Journal of Materials Science: Materials in Electronics","volume":"36 6","pages":""},"PeriodicalIF":2.8000,"publicationDate":"2025-02-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Materials Science: Materials in Electronics","FirstCategoryId":"5","ListUrlMain":"https://link.springer.com/article/10.1007/s10854-025-14404-y","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

Interface trap reliability in MOS devices is a significant area of concern in the domain of semiconductor devices. With the advent of new device architectures with miniaturized dimensions, it has become fundamentally important to include methods to predict interface trap reliability. This article reports the impact of interface traps on the low power performance of tunnel field-effect transistors (TFETs) through statistical variability approach. Tunnel field-effect transistors (TFETs), which function via quantum mechanical tunnelling, have emerged as promising devices for low-power applications. Interface traps are localized energy states at the semiconductor-oxide interface that can trap charge carriers, and affect the low-power performance of the devices. These traps can be either acceptor-like or donor-like based on their position within the energy band gap. This article investigates the impact of these traps on the key performance metrics of a silicon-on-insulator (SOI) n-p-n double-gate TFET (DG TFET). Calibrated with experimental data, the proposed work involves 200 simulations using technology computer-aided design tool, Sentaurus TCAD. Considering Gaussian distribution of interface traps, the traps were physically localized at the interface, where a trap-localized region was 4 nm long. At a time, one trap-localized region was considered, which was randomly placed in each of the 200 simulations. The variations in the threshold voltage (\({V}_{th}\)), on-current (\({I}_{\text{ON}}\)), and off-current (\({I}_{\text{OFF}}\)) are represented through the standard deviation of the parameters. Since the methodology adopted in this work is universal, it has the potential to be a promising technique to assess the reliability of any kind of MOS device in an unbiased manner.

求助全文
约1分钟内获得全文 求助全文
来源期刊
Journal of Materials Science: Materials in Electronics
Journal of Materials Science: Materials in Electronics 工程技术-材料科学:综合
CiteScore
5.00
自引率
7.10%
发文量
1931
审稿时长
2 months
期刊介绍: The Journal of Materials Science: Materials in Electronics is an established refereed companion to the Journal of Materials Science. It publishes papers on materials and their applications in modern electronics, covering the ground between fundamental science, such as semiconductor physics, and work concerned specifically with applications. It explores the growth and preparation of new materials, as well as their processing, fabrication, bonding and encapsulation, together with the reliability, failure analysis, quality assurance and characterization related to the whole range of applications in electronics. The Journal presents papers in newly developing fields such as low dimensional structures and devices, optoelectronics including III-V compounds, glasses and linear/non-linear crystal materials and lasers, high Tc superconductors, conducting polymers, thick film materials and new contact technologies, as well as the established electronics device and circuit materials.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信