K-Band Frequency Mixing Divider for Translation Loop Applications

0 ENGINEERING, ELECTRICAL & ELECTRONIC
Yue-Fang Kuo;Jhih-Wei Yang;Jia-Chuan Lin
{"title":"K-Band Frequency Mixing Divider for Translation Loop Applications","authors":"Yue-Fang Kuo;Jhih-Wei Yang;Jia-Chuan Lin","doi":"10.1109/LMWT.2024.3485679","DOIUrl":null,"url":null,"abstract":"A K-band frequency mixing divider scheme includes a downconverter double-balanced mixer and a divide-by-3 injection-locked frequency divider implemented with a TSMC 180-nm CMOS process is proposed in this letter. The compact structure is suitable for low-phase noise translation loop frequency synthesizers. Based on an inductive degeneration topology, the proposed mixer achieves a voltage conversion gain (CG) of 9.1 dB and a noise figure of 8.7 dB at 25 GHz radio frequency (RF) frequency. The measured locking range of the proposed circuit is from 8 to 8.5 GHz when the RF input signal varies from 21.5 to 25.5 GHz. The locking phase noise of injection frequency divider (ILFD) at a 100-kHz offset frequency was -117.4 dBc/Hz, while the injection signal had a phase noise of -108.3 dBc/Hz. The whole chip size, including the on-wafer pads, is \n<inline-formula> <tex-math>$1.2\\times 0.986$ </tex-math></inline-formula>\n mm2.","PeriodicalId":73297,"journal":{"name":"IEEE microwave and wireless technology letters","volume":"35 1","pages":"75-78"},"PeriodicalIF":0.0000,"publicationDate":"2024-11-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE microwave and wireless technology letters","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10741961/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"0","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

A K-band frequency mixing divider scheme includes a downconverter double-balanced mixer and a divide-by-3 injection-locked frequency divider implemented with a TSMC 180-nm CMOS process is proposed in this letter. The compact structure is suitable for low-phase noise translation loop frequency synthesizers. Based on an inductive degeneration topology, the proposed mixer achieves a voltage conversion gain (CG) of 9.1 dB and a noise figure of 8.7 dB at 25 GHz radio frequency (RF) frequency. The measured locking range of the proposed circuit is from 8 to 8.5 GHz when the RF input signal varies from 21.5 to 25.5 GHz. The locking phase noise of injection frequency divider (ILFD) at a 100-kHz offset frequency was -117.4 dBc/Hz, while the injection signal had a phase noise of -108.3 dBc/Hz. The whole chip size, including the on-wafer pads, is $1.2\times 0.986$ mm2.
用于转换环路的k波段混频分频器
本文提出了一种k波段混频分频方案,该方案包括一个下变频双平衡混频器和一个采用台积电180纳米CMOS工艺实现的除以3注入锁定分频器。结构紧凑,适用于低相位噪声平移环路频率合成器。基于电感退化拓扑,该混频器在25 GHz射频(RF)频率下的电压转换增益(CG)为9.1 dB,噪声系数为8.7 dB。当射频输入信号在21.5 ~ 25.5 GHz范围内变化时,电路的锁定范围为8 ~ 8.5 GHz。注入分频器(ILFD)在100 khz偏置频率下的锁定相位噪声为-117.4 dBc/Hz,注入信号的相位噪声为-108.3 dBc/Hz。整个芯片的尺寸,包括晶圆上的衬垫,是$1.2\乘以0.986$ mm2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
CiteScore
6.00
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信