{"title":"K-Band Frequency Mixing Divider for Translation Loop Applications","authors":"Yue-Fang Kuo;Jhih-Wei Yang;Jia-Chuan Lin","doi":"10.1109/LMWT.2024.3485679","DOIUrl":null,"url":null,"abstract":"A K-band frequency mixing divider scheme includes a downconverter double-balanced mixer and a divide-by-3 injection-locked frequency divider implemented with a TSMC 180-nm CMOS process is proposed in this letter. The compact structure is suitable for low-phase noise translation loop frequency synthesizers. Based on an inductive degeneration topology, the proposed mixer achieves a voltage conversion gain (CG) of 9.1 dB and a noise figure of 8.7 dB at 25 GHz radio frequency (RF) frequency. The measured locking range of the proposed circuit is from 8 to 8.5 GHz when the RF input signal varies from 21.5 to 25.5 GHz. The locking phase noise of injection frequency divider (ILFD) at a 100-kHz offset frequency was -117.4 dBc/Hz, while the injection signal had a phase noise of -108.3 dBc/Hz. The whole chip size, including the on-wafer pads, is \n<inline-formula> <tex-math>$1.2\\times 0.986$ </tex-math></inline-formula>\n mm2.","PeriodicalId":73297,"journal":{"name":"IEEE microwave and wireless technology letters","volume":"35 1","pages":"75-78"},"PeriodicalIF":0.0000,"publicationDate":"2024-11-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE microwave and wireless technology letters","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10741961/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"0","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
Abstract
A K-band frequency mixing divider scheme includes a downconverter double-balanced mixer and a divide-by-3 injection-locked frequency divider implemented with a TSMC 180-nm CMOS process is proposed in this letter. The compact structure is suitable for low-phase noise translation loop frequency synthesizers. Based on an inductive degeneration topology, the proposed mixer achieves a voltage conversion gain (CG) of 9.1 dB and a noise figure of 8.7 dB at 25 GHz radio frequency (RF) frequency. The measured locking range of the proposed circuit is from 8 to 8.5 GHz when the RF input signal varies from 21.5 to 25.5 GHz. The locking phase noise of injection frequency divider (ILFD) at a 100-kHz offset frequency was -117.4 dBc/Hz, while the injection signal had a phase noise of -108.3 dBc/Hz. The whole chip size, including the on-wafer pads, is
$1.2\times 0.986$
mm2.