{"title":"A power-saving control voltage-retention circuit for fast-locking phase-locked loops with sleep mode","authors":"Min-Ji Kim, Won-Young Lee","doi":"10.1049/ell2.70118","DOIUrl":null,"url":null,"abstract":"<p>This study proposes a voltage-retention circuit (VRC) for a low-power phase-locked loop (PLL) designed for mobile interfaces. The PLL, incorporating the proposed scheme, supports the sleep mode to achieve low power consumption and fast switching between the sleep and active modes. To facilitate rapid switching between these modes, the proposed VRC stores the filter information from the previous input during sleep mode, ensuring quick settling upon reactivation. The VRC comprises a resistor-steering digital-to-analog converter (DAC), a comparator, and a counter. During the active mode, the circuit adjusts the DAC using the comparator and counter to track the loop-filter voltage, and it holds the tracked voltage value during the sleep mode. The proposed circuit, designed using a 65-nm CMOS process, demonstrates 54% improved settling time compared to conventional circuits. Additionally, it reduces power consumption during sleep mode by 88%.</p>","PeriodicalId":11556,"journal":{"name":"Electronics Letters","volume":"60 24","pages":""},"PeriodicalIF":0.7000,"publicationDate":"2024-12-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://onlinelibrary.wiley.com/doi/epdf/10.1049/ell2.70118","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Electronics Letters","FirstCategoryId":"5","ListUrlMain":"https://onlinelibrary.wiley.com/doi/10.1049/ell2.70118","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
Abstract
This study proposes a voltage-retention circuit (VRC) for a low-power phase-locked loop (PLL) designed for mobile interfaces. The PLL, incorporating the proposed scheme, supports the sleep mode to achieve low power consumption and fast switching between the sleep and active modes. To facilitate rapid switching between these modes, the proposed VRC stores the filter information from the previous input during sleep mode, ensuring quick settling upon reactivation. The VRC comprises a resistor-steering digital-to-analog converter (DAC), a comparator, and a counter. During the active mode, the circuit adjusts the DAC using the comparator and counter to track the loop-filter voltage, and it holds the tracked voltage value during the sleep mode. The proposed circuit, designed using a 65-nm CMOS process, demonstrates 54% improved settling time compared to conventional circuits. Additionally, it reduces power consumption during sleep mode by 88%.
期刊介绍:
Electronics Letters is an internationally renowned peer-reviewed rapid-communication journal that publishes short original research papers every two weeks. Its broad and interdisciplinary scope covers the latest developments in all electronic engineering related fields including communication, biomedical, optical and device technologies. Electronics Letters also provides further insight into some of the latest developments through special features and interviews.
Scope
As a journal at the forefront of its field, Electronics Letters publishes papers covering all themes of electronic and electrical engineering. The major themes of the journal are listed below.
Antennas and Propagation
Biomedical and Bioinspired Technologies, Signal Processing and Applications
Control Engineering
Electromagnetism: Theory, Materials and Devices
Electronic Circuits and Systems
Image, Video and Vision Processing and Applications
Information, Computing and Communications
Instrumentation and Measurement
Microwave Technology
Optical Communications
Photonics and Opto-Electronics
Power Electronics, Energy and Sustainability
Radar, Sonar and Navigation
Semiconductor Technology
Signal Processing
MIMO