SiC Double Trench MOSFET with Split Gate and Integrated Schottky Barrier Diode for Ultra-Low Power Loss and Improved Short-Circuit Capability

IF 1.6 4区 计算机科学 Q3 ENGINEERING, ELECTRICAL & ELECTRONIC
Jinping Zhang;Qinglin Wu;Zixun Chen;Hua Zou;Bo Zhang
{"title":"SiC Double Trench MOSFET with Split Gate and Integrated Schottky Barrier Diode for Ultra-Low Power Loss and Improved Short-Circuit Capability","authors":"Jinping Zhang;Qinglin Wu;Zixun Chen;Hua Zou;Bo Zhang","doi":"10.23919/cje.2022.00.394","DOIUrl":null,"url":null,"abstract":"A silicon carbide (SiC) double trench metal-oxide-semiconductor field effect transistor (DTMOS) with split gate (SG) and integrated Schottky barrier diode (SBD) is proposed for the first time. The proposed device features two enhanced deep trenches in the surface, in which a source-connected SG with a thicker dielectric layer is located at the bottom of the deep gate trench and an integrated SBD is located at the sidewall of the deep source trench (DST). Combined with shielding effect provided by the P\n<sup>+</sup>\n shield layer under the DST and integrated SBD, the proposed structure not only reduces the reverse transfer capacitance \n<tex>$(C_{\\text{rss}})$</tex>\n and gate-drain charge \n<tex>$(Q_{\\text{gd}})$</tex>\n but also restrains the saturation drain current \n<tex>$(I_{\\mathrm{d},\\text{sat}})$</tex>\n and improves the diode performance of the device. Numerical analysis results show that compared with the Con-DTMOS and Con-DTMOS with external SBD diode, the turn-on loss \n<tex>$(E_{\\text{on}})$</tex>\n and turn-off loss \n<tex>$(E_{\\text{off}})$</tex>\n for the proposed device are reduced by 56.4%/70.4% and 56.6%/69.9%, respectively. Moreover, the \n<tex>$I_{\\mathrm{d},\\text{sat}}$</tex>\n at the \n<tex>$V_{\\text{gs}}$</tex>\n of 18 V for the proposed device is reduced by 74.4% and the short-circuit withstand time \n<tex>$(t_{\\text{SC}})$</tex>\n is improved by about 7.5 times. As a result, an ultra-low power loss and improved short-circuit capability is obtained for the proposed device.","PeriodicalId":50701,"journal":{"name":"Chinese Journal of Electronics","volume":"33 5","pages":"1127-1136"},"PeriodicalIF":1.6000,"publicationDate":"2024-09-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=10669746","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Chinese Journal of Electronics","FirstCategoryId":"94","ListUrlMain":"https://ieeexplore.ieee.org/document/10669746/","RegionNum":4,"RegionCategory":"计算机科学","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

A silicon carbide (SiC) double trench metal-oxide-semiconductor field effect transistor (DTMOS) with split gate (SG) and integrated Schottky barrier diode (SBD) is proposed for the first time. The proposed device features two enhanced deep trenches in the surface, in which a source-connected SG with a thicker dielectric layer is located at the bottom of the deep gate trench and an integrated SBD is located at the sidewall of the deep source trench (DST). Combined with shielding effect provided by the P + shield layer under the DST and integrated SBD, the proposed structure not only reduces the reverse transfer capacitance $(C_{\text{rss}})$ and gate-drain charge $(Q_{\text{gd}})$ but also restrains the saturation drain current $(I_{\mathrm{d},\text{sat}})$ and improves the diode performance of the device. Numerical analysis results show that compared with the Con-DTMOS and Con-DTMOS with external SBD diode, the turn-on loss $(E_{\text{on}})$ and turn-off loss $(E_{\text{off}})$ for the proposed device are reduced by 56.4%/70.4% and 56.6%/69.9%, respectively. Moreover, the $I_{\mathrm{d},\text{sat}}$ at the $V_{\text{gs}}$ of 18 V for the proposed device is reduced by 74.4% and the short-circuit withstand time $(t_{\text{SC}})$ is improved by about 7.5 times. As a result, an ultra-low power loss and improved short-circuit capability is obtained for the proposed device.
具有分路栅极和集成肖特基势垒二极管的碳化硅双沟道 MOSFET,可实现超低功率损耗并提高短路能力
首次提出了一种带有分裂栅极(SG)和集成肖特基势垒二极管(SBD)的碳化硅(SiC)双沟道金属氧化物半导体场效应晶体管(DTMOS)。所提出的器件在表面具有两个增强型深沟槽,其中具有较厚介电层的源连接 SG 位于深栅沟槽的底部,而集成 SBD 则位于深源沟槽(DST)的侧壁。结合 DST 下的 P+ 屏蔽层和集成 SBD 所提供的屏蔽效应,所提出的结构不仅降低了反向传输电容 $(C_{\text{rss}}) $ 和栅漏电荷 $(Q_{\text{gd}}) $,而且抑制了饱和漏极电流 $(I_{\mathrm{d},\text{sat}}) $,提高了器件的二极管性能。数值分析结果表明,与带有外部 SBD 二极管的 Con-DTMOS 和 Con-DTMOS 相比,所提出器件的导通损耗 $(E_{\text{on}}) $ 和关断损耗 $(E_{\text{off}})$ 分别降低了 56.4%/70.4% 和 56.6%/69.9% 。此外,在 18 V 的 $V_{\text{gs}$ 条件下,拟议器件的 $I_{mathrm{d},\text{sat}$ 降低了 74.4%,短路耐受时间 $(t_{text{SC}})$ 提高了约 7.5 倍。因此,该器件具有超低功率损耗和更高的短路能力。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
Chinese Journal of Electronics
Chinese Journal of Electronics 工程技术-工程:电子与电气
CiteScore
3.70
自引率
16.70%
发文量
342
审稿时长
12.0 months
期刊介绍: CJE focuses on the emerging fields of electronics, publishing innovative and transformative research papers. Most of the papers published in CJE are from universities and research institutes, presenting their innovative research results. Both theoretical and practical contributions are encouraged, and original research papers reporting novel solutions to the hot topics in electronics are strongly recommended.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信