Chao Liu, Ryan Herbst, Larry Ruckman, Emilio Nanni
{"title":"Next Generation LLRF Control Platform for Compact C-band Linear Accelerator","authors":"Chao Liu, Ryan Herbst, Larry Ruckman, Emilio Nanni","doi":"arxiv-2407.18198","DOIUrl":null,"url":null,"abstract":"The Low-Level RF (LLRF) control circuits of linear accelerators (LINACs) are\nconventionally realized with heterodyne based architectures, which have analog\nRF mixers for up and down conversion with discrete data converters. We have\ndeveloped a new LLRF platform for C-band linear accelerator based on the\nFrequency System-on-Chip (RFSoC) device from AMD Xilinx. The integrated data\nconverters in the RFSoC can directly sample the RF signals in C-band and\nperform the up and down mixing digitally. The programmable logic and processors\nrequired for signal processing for the LLRF control system are also included in\na single RFSoC chip. With all the essential components integrated in a device,\nthe RFSoC-based LLRF control platform can be implemented more cost-effectively\nand compactly, which can be applied to a broad range of accelerator\napplications. In this paper, the structure and configuration of the newly\ndeveloped LLRF platform will be described. The LLRF prototype has been tested\nwith high power test setup with a Cool Cooper Collider (C\\(^3\\)) accelerating\nstructure. The LLRF and the solid state amplifier (SSA) loopback setup\ndemonstrated phase jitter in 1 s as low as 115 fs, which is lower than the\nrequirement of C\\(^3\\). The rf signals from the klystron forward and\naccelerating structure captured with peak power up to 16.45 MW will be\npresented and discussed.","PeriodicalId":501318,"journal":{"name":"arXiv - PHYS - Accelerator Physics","volume":"123 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-07-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"arXiv - PHYS - Accelerator Physics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/arxiv-2407.18198","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The Low-Level RF (LLRF) control circuits of linear accelerators (LINACs) are
conventionally realized with heterodyne based architectures, which have analog
RF mixers for up and down conversion with discrete data converters. We have
developed a new LLRF platform for C-band linear accelerator based on the
Frequency System-on-Chip (RFSoC) device from AMD Xilinx. The integrated data
converters in the RFSoC can directly sample the RF signals in C-band and
perform the up and down mixing digitally. The programmable logic and processors
required for signal processing for the LLRF control system are also included in
a single RFSoC chip. With all the essential components integrated in a device,
the RFSoC-based LLRF control platform can be implemented more cost-effectively
and compactly, which can be applied to a broad range of accelerator
applications. In this paper, the structure and configuration of the newly
developed LLRF platform will be described. The LLRF prototype has been tested
with high power test setup with a Cool Cooper Collider (C\(^3\)) accelerating
structure. The LLRF and the solid state amplifier (SSA) loopback setup
demonstrated phase jitter in 1 s as low as 115 fs, which is lower than the
requirement of C\(^3\). The rf signals from the klystron forward and
accelerating structure captured with peak power up to 16.45 MW will be
presented and discussed.