Demonstration of a lateral p-NiO/n-GaN JFET fabricated by selective-area regrowth

Guang Qiao, Jing Yu, Lin Hao, Ailin Miao, Liang Xu, Hong Zhu, Zili Xie
{"title":"Demonstration of a lateral p-NiO/n-GaN JFET fabricated by selective-area regrowth","authors":"Guang Qiao, Jing Yu, Lin Hao, Ailin Miao, Liang Xu, Hong Zhu, Zili Xie","doi":"10.1088/1361-6641/ad5f52","DOIUrl":null,"url":null,"abstract":"\n In this paper, we demonstrated experimentally a lateral GaN-based junction field effect transistor (JFET). A selective area regrowth of p-NiO on the as-grown n-GaN channel layer was developed by magnetron sputtering at room temperature to form the p-n junction. A self-aligned gate process and a post metal annealing process were employed to improve the device performances. The measured results show that the annealed JFET exhibits an ON/OFF ratio exceeding 106 and a high breakdown voltage up to 814 V without any terminal structure.The breakdown voltage is determined by the reverse breakdown of parasitic PN junction between gate and drain. Further, the threshold voltage of the p-NiO/n-GaN JFET exhibits excellent temperature stability in the range of 300-500 K.","PeriodicalId":507064,"journal":{"name":"Semiconductor Science and Technology","volume":" 5","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-07-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Semiconductor Science and Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1088/1361-6641/ad5f52","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper, we demonstrated experimentally a lateral GaN-based junction field effect transistor (JFET). A selective area regrowth of p-NiO on the as-grown n-GaN channel layer was developed by magnetron sputtering at room temperature to form the p-n junction. A self-aligned gate process and a post metal annealing process were employed to improve the device performances. The measured results show that the annealed JFET exhibits an ON/OFF ratio exceeding 106 and a high breakdown voltage up to 814 V without any terminal structure.The breakdown voltage is determined by the reverse breakdown of parasitic PN junction between gate and drain. Further, the threshold voltage of the p-NiO/n-GaN JFET exhibits excellent temperature stability in the range of 300-500 K.
展示通过选择性区域再生长技术制造的横向 p-NiO/n-GaN JFET
在本文中,我们通过实验演示了一种基于氮化镓的横向结场效应晶体管(JFET)。通过磁控溅射技术,在室温下在生长的 n-GaN 沟道层上选择性地重新生长 p-NiO 以形成 p-n 结。为提高器件性能,采用了自对准栅工艺和金属后退火工艺。测量结果表明,退火后的 JFET 的导通/关断比超过 106,在没有任何端子结构的情况下,击穿电压高达 814 V。此外,p-NiO/n-GaN JFET 的阈值电压在 300-500 K 范围内表现出卓越的温度稳定性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信