{"title":"Analog Circuit Sizing Using Machine Learning Based Transistor Circuit Model","authors":"Alireza Bagheri Rajeoni","doi":"arxiv-2401.16425","DOIUrl":null,"url":null,"abstract":"In this work, a new method for designing an analog circuit for deep\nsub-micron CMOS fabrication processes is proposed. The proposed method\nleverages the regression algorithms with the transistor circuit model to size a\ntransistor in 0.18 um technology fast and without using simulation software.\nThreshold voltage, output resistance, and the product of mobility and oxide\ncapacitance are key parameters in the transistor circuit model to size a\ntransistor. For nano-scale transistors, however, these parameters are nonlinear\nwith respect to electrical and physical characteristics of transistors and\ncircuit simulator is needed to find the value of these parameters and therefore\nthe design time increases. Regression analysis is utilized to predict values of\nthese parameters. We demonstrate the performance of the proposed method by\ndesigning a Current Feedback Instrumentational Amplifier (CFIA). We show that\nthe presented method accomplishes higher than 90% accuracy in predicting the\ndesired value of W. It reduces the design time over 97% compared to\nconventional methods. The designed circuit using the proposed method consumes\n5.76 uW power and has a Common Mode Rejection Ratio (CMRR) of 35.83 dB and it\nresults in achieving 8.17 V/V gain.","PeriodicalId":501310,"journal":{"name":"arXiv - CS - Other Computer Science","volume":"15 2 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2023-11-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"arXiv - CS - Other Computer Science","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/arxiv-2401.16425","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In this work, a new method for designing an analog circuit for deep
sub-micron CMOS fabrication processes is proposed. The proposed method
leverages the regression algorithms with the transistor circuit model to size a
transistor in 0.18 um technology fast and without using simulation software.
Threshold voltage, output resistance, and the product of mobility and oxide
capacitance are key parameters in the transistor circuit model to size a
transistor. For nano-scale transistors, however, these parameters are nonlinear
with respect to electrical and physical characteristics of transistors and
circuit simulator is needed to find the value of these parameters and therefore
the design time increases. Regression analysis is utilized to predict values of
these parameters. We demonstrate the performance of the proposed method by
designing a Current Feedback Instrumentational Amplifier (CFIA). We show that
the presented method accomplishes higher than 90% accuracy in predicting the
desired value of W. It reduces the design time over 97% compared to
conventional methods. The designed circuit using the proposed method consumes
5.76 uW power and has a Common Mode Rejection Ratio (CMRR) of 35.83 dB and it
results in achieving 8.17 V/V gain.