Optimal Design of Two-Bit QCA Comparator Circuits

IF 0.8 4区 综合性期刊 Q3 MULTIDISCIPLINARY SCIENCES
Reza Akbari-Hasanjani, Mohammad Amin Mianroodi, Reza Sabbaghi-Nadooshan
{"title":"Optimal Design of Two-Bit QCA Comparator Circuits","authors":"Reza Akbari-Hasanjani,&nbsp;Mohammad Amin Mianroodi,&nbsp;Reza Sabbaghi-Nadooshan","doi":"10.1007/s40010-023-00856-6","DOIUrl":null,"url":null,"abstract":"<div><p>The quantum-dot cellular automata (QCA) technology is one of the technologies for CMOS replacement which work based on columbic interacts. In this study, two two-bit comparator circuits are presented based on QCA and evaluated in terms of cell count, latency, and occupied area. Moreover, this study aims to reduce the occupied area, complexity, and energy dissipation of the comparator circuits, so the two comparator circuits have different power consumption levels. The proposed two-bit comparators are more compact and perform more consistently compared to previous designs. Design parameters of the two proposed circuits are optimized by reducing the cell count and occupied area compared to previous studies. The simulation results show that the proposed designs have a completely correct performance. In the first proposed two-bit comparator, 122 cells are used on an area of 0.14 µm<sup>2</sup> with a latency of 2.25 clock cycles. The second proposed two-bit comparator uses 107 cells on an area of 0.17 µm<sup>2</sup> with a latency of 1.75 clock cycles. Moreover, the values of energy dissipation of the proposed two-bit comparators at tunneling energies of 0.5, 1, and 1.5 E<sub>k</sub> are calculated. In the first proposed two-bit comparator, the average energy dissipation for tunneling energies of 0.5, 1, and 1.5 E<sub>k</sub> are calculated as 161.43, 222.83 and 296.52 meV, respectively. In the second proposed two-bit comparator, the average energy dissipation for tunneling energies of 0.5, 1, and 1.5 E<sub>k</sub> are calculated as 139.36, 192.92, and 257.06 meV, respectively.</p></div>","PeriodicalId":744,"journal":{"name":"Proceedings of the National Academy of Sciences, India Section A: Physical Sciences","volume":"94 1","pages":"27 - 36"},"PeriodicalIF":0.8000,"publicationDate":"2023-11-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the National Academy of Sciences, India Section A: Physical Sciences","FirstCategoryId":"103","ListUrlMain":"https://link.springer.com/article/10.1007/s40010-023-00856-6","RegionNum":4,"RegionCategory":"综合性期刊","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"MULTIDISCIPLINARY SCIENCES","Score":null,"Total":0}
引用次数: 0

Abstract

The quantum-dot cellular automata (QCA) technology is one of the technologies for CMOS replacement which work based on columbic interacts. In this study, two two-bit comparator circuits are presented based on QCA and evaluated in terms of cell count, latency, and occupied area. Moreover, this study aims to reduce the occupied area, complexity, and energy dissipation of the comparator circuits, so the two comparator circuits have different power consumption levels. The proposed two-bit comparators are more compact and perform more consistently compared to previous designs. Design parameters of the two proposed circuits are optimized by reducing the cell count and occupied area compared to previous studies. The simulation results show that the proposed designs have a completely correct performance. In the first proposed two-bit comparator, 122 cells are used on an area of 0.14 µm2 with a latency of 2.25 clock cycles. The second proposed two-bit comparator uses 107 cells on an area of 0.17 µm2 with a latency of 1.75 clock cycles. Moreover, the values of energy dissipation of the proposed two-bit comparators at tunneling energies of 0.5, 1, and 1.5 Ek are calculated. In the first proposed two-bit comparator, the average energy dissipation for tunneling energies of 0.5, 1, and 1.5 Ek are calculated as 161.43, 222.83 and 296.52 meV, respectively. In the second proposed two-bit comparator, the average energy dissipation for tunneling energies of 0.5, 1, and 1.5 Ek are calculated as 139.36, 192.92, and 257.06 meV, respectively.

Abstract Image

Abstract Image

二位QCA比较器电路的优化设计
量子点元胞自动机(QCA)技术是一种基于柱相互作用的CMOS替代技术。在这项研究中,提出了两个基于QCA的两位比较器电路,并根据细胞计数、延迟和占用面积进行了评估。此外,本研究旨在降低比较器电路的占地面积、复杂度和功耗,从而使两种比较器电路具有不同的功耗水平。与以前的设计相比,所提出的两位比较器更紧凑,性能更一致。与先前的研究相比,通过减少细胞计数和占用面积来优化两种电路的设计参数。仿真结果表明,所提出的设计具有完全正确的性能。在第一个提出的两位比较器中,在0.14µm2的面积上使用122个单元,延迟为2.25时钟周期。第二个提出的两位比较器在0.17µm2的面积上使用107个单元,延迟为1.75时钟周期。此外,还计算了所提出的两位比较器在隧道能量为0.5、1和1.5 Ek时的能量耗散值。在第一种提出的两位比较器中,0.5、1和1.5 Ek隧穿能量的平均能量耗散分别为161.43、222.83和296.52 meV。在第二个提出的两位比较器中,0.5、1和1.5 Ek隧穿能量的平均能量耗散分别为139.36、192.92和257.06 meV。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
CiteScore
2.60
自引率
0.00%
发文量
37
审稿时长
>12 weeks
期刊介绍: To promote research in all the branches of Science & Technology; and disseminate the knowledge and advancements in Science & Technology
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信