Design of Low Power 12-bit SAR Analog-to-digital Converter

Q3 Mathematics
Bo-yeong Park, Jee-Youl Ryu
{"title":"Design of Low Power 12-bit SAR Analog-to-digital Converter","authors":"Bo-yeong Park, Jee-Youl Ryu","doi":"10.5302/j.icros.2023.23.0085","DOIUrl":null,"url":null,"abstract":"In this paper, we present a 12-bit SAR (Successive-Approximation-Register) ADC (Analog-to-Digital Converter). The proposed ADC comprises sample-and-hold, capacitor array network, SAR control logic, comparator, DAC (Digital-to-Analog Converter) control logic, and DAC stages. This SAR ADC employs a method of changing the total capacitor capacity by adding a split capacitor to the capacitor array network, because area of the capacitor and the capacitor array network increase with the increase in resolution. A sample-and-hold circuit combined with a bootstrip technique can reduce distortion and unnecessary power consumption, as this circuit is designed to operate with a single input clock. To optimize power consumption and chip area, a 1MSps sampling rate with 12-bit resolution was designed. The proposed ADC was designed using the 1poly-6 metal 0.13㎛ CMOS process, and it operates at 1.2V. A SNDR (Signal-to-Noise Distortion Ratio) and an ENOB (Effective Number of Bits) of approximately 80.09㏈ and 11.86bits, respectively ware achieved. Compared with previous research results, the effective small chip area is approximately 0.028mm2 and the low power consumption is 63.07㎼.","PeriodicalId":38644,"journal":{"name":"Journal of Institute of Control, Robotics and Systems","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-09-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Institute of Control, Robotics and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.5302/j.icros.2023.23.0085","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Mathematics","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper, we present a 12-bit SAR (Successive-Approximation-Register) ADC (Analog-to-Digital Converter). The proposed ADC comprises sample-and-hold, capacitor array network, SAR control logic, comparator, DAC (Digital-to-Analog Converter) control logic, and DAC stages. This SAR ADC employs a method of changing the total capacitor capacity by adding a split capacitor to the capacitor array network, because area of the capacitor and the capacitor array network increase with the increase in resolution. A sample-and-hold circuit combined with a bootstrip technique can reduce distortion and unnecessary power consumption, as this circuit is designed to operate with a single input clock. To optimize power consumption and chip area, a 1MSps sampling rate with 12-bit resolution was designed. The proposed ADC was designed using the 1poly-6 metal 0.13㎛ CMOS process, and it operates at 1.2V. A SNDR (Signal-to-Noise Distortion Ratio) and an ENOB (Effective Number of Bits) of approximately 80.09㏈ and 11.86bits, respectively ware achieved. Compared with previous research results, the effective small chip area is approximately 0.028mm2 and the low power consumption is 63.07㎼.
低功耗12位SAR模数转换器的设计
在本文中,我们提出了一个12位的SAR(连续逼近寄存器)ADC(模数转换器)。所提出的ADC包括采样保持、电容阵列网络、SAR控制逻辑、比较器、DAC(数模转换器)控制逻辑和DAC级。由于电容和电容阵列网络的面积随着分辨率的提高而增加,因此该SAR ADC采用了通过在电容阵列网络中增加分裂电容来改变电容总容量的方法。采样保持电路与自引导技术相结合,可以减少失真和不必要的功耗,因为该电路设计为单输入时钟工作。为了优化功耗和芯片面积,设计了1MSps采样率和12位分辨率的芯片。所提出的ADC采用1聚6金属0.13微米(um) CMOS工艺设计,工作电压为1.2V。SNDR(信噪比)和ENOB(有效比特数)分别约为80.09英寸和11.86比特。与以往的研究成果相比,有效小芯片面积约为0.028mm2,低功耗为63.07功耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
CiteScore
1.50
自引率
0.00%
发文量
128
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信