Design and exploration of vertically stacked complementary tunneling FETs

IF 2.3 4区 物理与天体物理 Q3 PHYSICS, APPLIED
NARASIMHULU THOTI, Yiming Li
{"title":"Design and exploration of vertically stacked complementary tunneling FETs","authors":"NARASIMHULU THOTI, Yiming Li","doi":"10.35848/1882-0786/ad0ba7","DOIUrl":null,"url":null,"abstract":"Abstract The purpose of this letter is to design and explore vertically stacked complementary tunneling field effect transistors (CTFETs) using complementary field effect transistor (CFET) technology for emerging technology nodes. As a prior work, the CTFET’s device level simulations are implemented and deliberated in strict compliance with the experimental demonstration requirements. This work comprises physical and DC characteristic examination by scaling the footprint (FP), which refers to the separation between p- to n-CTFET (D pn ). By utilizing the 50% reduction of FP, the work is extended to CTFET-6T SRAM demonstration and characterization with hold/read noise margin analysis.","PeriodicalId":8093,"journal":{"name":"Applied Physics Express","volume":"86 25","pages":"0"},"PeriodicalIF":2.3000,"publicationDate":"2023-11-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Applied Physics Express","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.35848/1882-0786/ad0ba7","RegionNum":4,"RegionCategory":"物理与天体物理","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"PHYSICS, APPLIED","Score":null,"Total":0}
引用次数: 0

Abstract

Abstract The purpose of this letter is to design and explore vertically stacked complementary tunneling field effect transistors (CTFETs) using complementary field effect transistor (CFET) technology for emerging technology nodes. As a prior work, the CTFET’s device level simulations are implemented and deliberated in strict compliance with the experimental demonstration requirements. This work comprises physical and DC characteristic examination by scaling the footprint (FP), which refers to the separation between p- to n-CTFET (D pn ). By utilizing the 50% reduction of FP, the work is extended to CTFET-6T SRAM demonstration and characterization with hold/read noise margin analysis.
垂直堆叠互补隧道场效应管的设计与探索
摘要:本信函的目的是利用互补场效应晶体管(CFET)技术为新兴技术节点设计和探索垂直堆叠互补隧道场效应晶体管(ctfet)。作为前期工作,CTFET的器件级仿真是严格按照实验演示要求进行的。这项工作包括通过缩放足迹(FP)来进行物理和直流特性检查,FP指的是p-到n-CTFET之间的距离(D pn)。通过利用50%的FP降低,工作扩展到CTFET-6T SRAM的演示和表征,并进行保持/读取噪声裕度分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
Applied Physics Express
Applied Physics Express 物理-物理:应用
CiteScore
4.80
自引率
8.70%
发文量
310
审稿时长
1.2 months
期刊介绍: Applied Physics Express (APEX) is a letters journal devoted solely to rapid dissemination of up-to-date and concise reports on new findings in applied physics. The motto of APEX is high scientific quality and prompt publication. APEX is a sister journal of the Japanese Journal of Applied Physics (JJAP) and is published by IOP Publishing Ltd on behalf of the Japan Society of Applied Physics (JSAP).
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信