{"title":"Design and exploration of vertically stacked complementary tunneling FETs","authors":"NARASIMHULU THOTI, Yiming Li","doi":"10.35848/1882-0786/ad0ba7","DOIUrl":null,"url":null,"abstract":"Abstract The purpose of this letter is to design and explore vertically stacked complementary tunneling field effect transistors (CTFETs) using complementary field effect transistor (CFET) technology for emerging technology nodes. As a prior work, the CTFET’s device level simulations are implemented and deliberated in strict compliance with the experimental demonstration requirements. This work comprises physical and DC characteristic examination by scaling the footprint (FP), which refers to the separation between p- to n-CTFET (D pn ). By utilizing the 50% reduction of FP, the work is extended to CTFET-6T SRAM demonstration and characterization with hold/read noise margin analysis.","PeriodicalId":8093,"journal":{"name":"Applied Physics Express","volume":"86 25","pages":"0"},"PeriodicalIF":2.3000,"publicationDate":"2023-11-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Applied Physics Express","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.35848/1882-0786/ad0ba7","RegionNum":4,"RegionCategory":"物理与天体物理","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"PHYSICS, APPLIED","Score":null,"Total":0}
引用次数: 0
Abstract
Abstract The purpose of this letter is to design and explore vertically stacked complementary tunneling field effect transistors (CTFETs) using complementary field effect transistor (CFET) technology for emerging technology nodes. As a prior work, the CTFET’s device level simulations are implemented and deliberated in strict compliance with the experimental demonstration requirements. This work comprises physical and DC characteristic examination by scaling the footprint (FP), which refers to the separation between p- to n-CTFET (D pn ). By utilizing the 50% reduction of FP, the work is extended to CTFET-6T SRAM demonstration and characterization with hold/read noise margin analysis.
期刊介绍:
Applied Physics Express (APEX) is a letters journal devoted solely to rapid dissemination of up-to-date and concise reports on new findings in applied physics. The motto of APEX is high scientific quality and prompt publication. APEX is a sister journal of the Japanese Journal of Applied Physics (JJAP) and is published by IOP Publishing Ltd on behalf of the Japan Society of Applied Physics (JSAP).