Fabrication and characterization of silicon-on-insulator wafers

IF 4.7 Q2 NANOSCIENCE & NANOTECHNOLOGY
Taeyeong Kim, Jungchul Lee
{"title":"Fabrication and characterization of silicon-on-insulator wafers","authors":"Taeyeong Kim,&nbsp;Jungchul Lee","doi":"10.1186/s40486-023-00181-y","DOIUrl":null,"url":null,"abstract":"<div><p>Silicon-on-insulator (SOI) wafers offer significant advantages for both Integrated circuits (ICs) and microelectromechanical systems (MEMS) devices with their buried oxide layer improving electrical isolation and etch stop function. For past a few decades, various approaches have been investigated to make SOI wafers and they tend to exhibit strength and weakness. In this review, we aim to overview different manufacturing routes for SOI wafers with specific focus on advantages and inherent challenges. Then, we look into how SOI wafers are characterized for quality assessment and control. We also provide insights towards potential future directions of SOI technology to further accelerate ever-growing IC and MEMS industries.</p></div>","PeriodicalId":704,"journal":{"name":"Micro and Nano Systems Letters","volume":null,"pages":null},"PeriodicalIF":4.7000,"publicationDate":"2023-11-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://mnsl-journal.springeropen.com/counter/pdf/10.1186/s40486-023-00181-y","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Micro and Nano Systems Letters","FirstCategoryId":"1085","ListUrlMain":"https://link.springer.com/article/10.1186/s40486-023-00181-y","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"NANOSCIENCE & NANOTECHNOLOGY","Score":null,"Total":0}
引用次数: 0

Abstract

Silicon-on-insulator (SOI) wafers offer significant advantages for both Integrated circuits (ICs) and microelectromechanical systems (MEMS) devices with their buried oxide layer improving electrical isolation and etch stop function. For past a few decades, various approaches have been investigated to make SOI wafers and they tend to exhibit strength and weakness. In this review, we aim to overview different manufacturing routes for SOI wafers with specific focus on advantages and inherent challenges. Then, we look into how SOI wafers are characterized for quality assessment and control. We also provide insights towards potential future directions of SOI technology to further accelerate ever-growing IC and MEMS industries.

绝缘体上硅晶圆的制备与表征
绝缘体上硅(SOI)晶圆为集成电路(ic)和微机电系统(MEMS)器件提供了显著的优势,其埋藏的氧化层改善了电气隔离和蚀刻停止功能。在过去的几十年里,人们研究了各种方法来制造SOI晶圆,它们往往表现出强度和弱点。在这篇综述中,我们旨在概述不同的SOI晶圆制造路线,并特别关注其优势和固有的挑战。然后,我们研究了如何表征SOI晶圆的质量评估和控制。我们还提供了对SOI技术潜在未来方向的见解,以进一步加速不断增长的IC和MEMS行业。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
Micro and Nano Systems Letters
Micro and Nano Systems Letters Engineering-Biomedical Engineering
CiteScore
10.60
自引率
5.60%
发文量
16
审稿时长
13 weeks
文献相关原料
公司名称 产品信息 采购帮参考价格
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信