Phase synchronization using zero crossing sampling digital phase-locked loop

S. Pavljasevic, F. Dawson
{"title":"Phase synchronization using zero crossing sampling digital phase-locked loop","authors":"S. Pavljasevic, F. Dawson","doi":"10.1109/PCC.2002.997598","DOIUrl":null,"url":null,"abstract":"The main objective of this paper is to analyze a zero crossing sampling digital phase-locked loop (PLL) as a building block for a phase synchronization system. To that purpose, the paper deals with modeling, analysis and implementation issues of the PLL. Derived are nonlinear and linear state-space models and a transfer function model. Operation of the PLL is also analyzed using frequency domain methods. An implementation of the PLL using a digital signal processor is described. On the basis of the derived models, two different system controllers are designed and the system transient response for the two cases is compared. The first controller is of a proportional-integral (PI) type and the second controller is minimum response time controller. It is shown how the input signal amplitude variations affect the system transient response. A solution for solving this problem is presented.","PeriodicalId":320424,"journal":{"name":"Proceedings of the Power Conversion Conference-Osaka 2002 (Cat. No.02TH8579)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"21","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the Power Conversion Conference-Osaka 2002 (Cat. No.02TH8579)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PCC.2002.997598","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 21

Abstract

The main objective of this paper is to analyze a zero crossing sampling digital phase-locked loop (PLL) as a building block for a phase synchronization system. To that purpose, the paper deals with modeling, analysis and implementation issues of the PLL. Derived are nonlinear and linear state-space models and a transfer function model. Operation of the PLL is also analyzed using frequency domain methods. An implementation of the PLL using a digital signal processor is described. On the basis of the derived models, two different system controllers are designed and the system transient response for the two cases is compared. The first controller is of a proportional-integral (PI) type and the second controller is minimum response time controller. It is shown how the input signal amplitude variations affect the system transient response. A solution for solving this problem is presented.
相位同步采用过零采样数字锁相环
本文的主要目的是分析一个过零采样数字锁相环(PLL)作为相位同步系统的组成部分。为此,本文讨论了锁相环的建模、分析和实现问题。导出了非线性和线性状态空间模型以及传递函数模型。用频域方法分析了锁相环的工作原理。描述了使用数字信号处理器实现锁相环的方法。在此基础上,设计了两种不同的系统控制器,并对两种情况下的系统暂态响应进行了比较。第一控制器为比例积分(PI)型,第二控制器为最小响应时间控制器。分析了输入信号幅值变化对系统瞬态响应的影响。提出了解决这一问题的方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信