{"title":"Design and FPGA Implementation of a Programmable Data Rate PSK Digital Demodulator for Onboard and Ground Applications","authors":"M. Kumar, V. Tank, T. Ram","doi":"10.1109/ICACC.2013.93","DOIUrl":null,"url":null,"abstract":"In this paper, the design and FPGA implementation of a Digital QPSK Demodulator which supports variable data rates varying from 4.88Kbps to 2Mbps and higher is described. The paper presents the design of carrier and symbol recovery loops in details. The design is made platform independent so that it can be ported to any FPGA device. Proposed design is targeted for Xilinx Virtex-II pro FPGA xc2vp50-6ff 1152 for Hardware proof of concept. The complete demodulator occupies only 13% of the available logic slices in Xilinx Virtex-II pro FPGA device.","PeriodicalId":109537,"journal":{"name":"2013 Third International Conference on Advances in Computing and Communications","volume":"144 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-08-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Third International Conference on Advances in Computing and Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICACC.2013.93","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
In this paper, the design and FPGA implementation of a Digital QPSK Demodulator which supports variable data rates varying from 4.88Kbps to 2Mbps and higher is described. The paper presents the design of carrier and symbol recovery loops in details. The design is made platform independent so that it can be ported to any FPGA device. Proposed design is targeted for Xilinx Virtex-II pro FPGA xc2vp50-6ff 1152 for Hardware proof of concept. The complete demodulator occupies only 13% of the available logic slices in Xilinx Virtex-II pro FPGA device.
本文介绍了一种支持4.88Kbps到2Mbps甚至更高数据速率的数字QPSK解调器的设计和FPGA实现。详细介绍了载波恢复回路和符号恢复回路的设计。该设计与平台无关,因此可以移植到任何FPGA设备上。提出的设计针对Xilinx Virtex-II pro FPGA xc2vp50-6ff 1152进行硬件概念验证。完整的解调器只占用赛灵思Virtex-II pro FPGA器件中13%的可用逻辑片。