Low Power CMOS Comparator with low offset voltage and good resolution for 10-bit SAR ADC

K. Mazumdar, Kunjan Amiya Shah, A. Ghosal
{"title":"Low Power CMOS Comparator with low offset voltage and good resolution for 10-bit SAR ADC","authors":"K. Mazumdar, Kunjan Amiya Shah, A. Ghosal","doi":"10.1109/EDKCON56221.2022.10032889","DOIUrl":null,"url":null,"abstract":"In this research paper, a CMOS comparator has been designed using 180 nm technology node. The purpose of this design is to minimize the power consumption and reduce the offset voltage of the comparator block. An Analog to Digital Converter (ADC) designed with this designed comparator will be compatible with low-power applications and provide good resolution. The proposed comparator can also be used for detectors requiring high sensitivity.","PeriodicalId":296883,"journal":{"name":"2022 IEEE International Conference of Electron Devices Society Kolkata Chapter (EDKCON)","volume":"198 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-11-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Conference of Electron Devices Society Kolkata Chapter (EDKCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDKCON56221.2022.10032889","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this research paper, a CMOS comparator has been designed using 180 nm technology node. The purpose of this design is to minimize the power consumption and reduce the offset voltage of the comparator block. An Analog to Digital Converter (ADC) designed with this designed comparator will be compatible with low-power applications and provide good resolution. The proposed comparator can also be used for detectors requiring high sensitivity.
低功耗CMOS比较器,具有低偏置电压和良好的分辨率,用于10位SAR ADC
本文采用180nm工艺节点设计了一种CMOS比较器。本设计的目的是尽量减少功耗和降低比较器块的失调电压。采用该比较器设计的模数转换器(ADC)将兼容低功耗应用,并提供良好的分辨率。所提出的比较器也可用于要求高灵敏度的检测器。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信