Improved digital calibration technology in a 12-b, 40-MS/s pipelined ADC

Huayu Jia, Guican Chen, Jun Cheng, Kai Zhang, Lei Shen
{"title":"Improved digital calibration technology in a 12-b, 40-MS/s pipelined ADC","authors":"Huayu Jia, Guican Chen, Jun Cheng, Kai Zhang, Lei Shen","doi":"10.1109/ICASIC.2007.4415617","DOIUrl":null,"url":null,"abstract":"In the design of 12-bits 40MSample/s pipelined ADC, the traditional close-loop high performance residue amplifier in first stage is replaced by an open-loop amplifier to reduce power dissipation and increase circuit speed. The errors brought by open-loop amplifier are evaluated and calibrated by an improved statistics-based background calibration technology. A self-adaptive search algorithm and a magnitude incremental comparison algorithm are presented in statistics-based background calibration technology to improve residue difference estimator circuit and LUT (look up table) of binary monotonically function respectively. The improved calibration technology can reduce digital circuit power dissipation and size significantly. Simulation results show that power consumption of digital circuit is reduced by 93% and room of ROM is saved by 84%. The ADC is implemented in SMIC 0.18 CMOS process, consumes 210 mW, and has a layout size of 3.2*3.7 mm2.","PeriodicalId":120984,"journal":{"name":"2007 7th International Conference on ASIC","volume":"96 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 7th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2007.4415617","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In the design of 12-bits 40MSample/s pipelined ADC, the traditional close-loop high performance residue amplifier in first stage is replaced by an open-loop amplifier to reduce power dissipation and increase circuit speed. The errors brought by open-loop amplifier are evaluated and calibrated by an improved statistics-based background calibration technology. A self-adaptive search algorithm and a magnitude incremental comparison algorithm are presented in statistics-based background calibration technology to improve residue difference estimator circuit and LUT (look up table) of binary monotonically function respectively. The improved calibration technology can reduce digital circuit power dissipation and size significantly. Simulation results show that power consumption of digital circuit is reduced by 93% and room of ROM is saved by 84%. The ADC is implemented in SMIC 0.18 CMOS process, consumes 210 mW, and has a layout size of 3.2*3.7 mm2.
改进了12 b 40 ms /s流水线ADC的数字校准技术
在12位40MSample/s的流水线ADC设计中,为了降低功耗,提高电路速度,将传统的第一级闭环高性能剩余放大器改为开环放大器。利用改进的基于统计的背景校正技术对开环放大器带来的误差进行了评估和校正。在基于统计的背景校正技术中,提出了一种自适应搜索算法和一种幅度增量比较算法,分别改进了二值单调函数的残差估计电路和查找表。改进后的校准技术可以显著降低数字电路的功耗和尺寸。仿真结果表明,该方法降低了数字电路的功耗93%,节省了84%的ROM空间。该ADC采用中芯国际0.18 CMOS工艺,功耗为210 mW,版图尺寸为3.2*3.7 mm2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信