{"title":"A low power dual-mode pulse triggered flip-flop using pass transistor logic","authors":"Jin-Fa Lin, M. Sheu, Peng-Siang Wang","doi":"10.1109/ISNE.2010.5669163","DOIUrl":null,"url":null,"abstract":"In this paper, a novel dual-mode pulse-triggered FF design supporting functional versatility is presented. A dual-mode pulse generator design in pass transistor logic (PTL) is devised first. The threshold voltage loss problem common in PTL design is successfully resolved while the circuit simplicity is kept. By combining the pulse generator with a level sensitive latch, a dual-mode pulse-triggered flip-flop (DMP-FF) design is derived. Extensive performance comparisons against various single mode FF designs are conducted. The proposed design, bearing similar circuit complexity plus the advantage of dual mode operations, performs equally well as single mode counterparts in various AC parameters and power consumption.","PeriodicalId":412093,"journal":{"name":"2010 International Symposium on Next Generation Electronics","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Symposium on Next Generation Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISNE.2010.5669163","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
In this paper, a novel dual-mode pulse-triggered FF design supporting functional versatility is presented. A dual-mode pulse generator design in pass transistor logic (PTL) is devised first. The threshold voltage loss problem common in PTL design is successfully resolved while the circuit simplicity is kept. By combining the pulse generator with a level sensitive latch, a dual-mode pulse-triggered flip-flop (DMP-FF) design is derived. Extensive performance comparisons against various single mode FF designs are conducted. The proposed design, bearing similar circuit complexity plus the advantage of dual mode operations, performs equally well as single mode counterparts in various AC parameters and power consumption.