{"title":"Design of ADPLL for good phase and frequency tracking performance","authors":"A. Khalil, K. T. Ibrahim, A. Salama","doi":"10.1109/NRSC.2002.1022634","DOIUrl":null,"url":null,"abstract":"This paper describe a new all-digital phase-locked loop (ADPLL). We reconfigure the commercially available ADPLL 74HC297 with a newly developed digitally controlled oscillator (DCO) to obtain digitally a phase-frequency detector (PFD) which achieves good phase and frequency error detection performance not implemented in 74HC297. A complete VHDL RTL level design is developed and fully synthesized for both 74HC297 and the proposed ADPLL. The VHDL code is targeted to FPGA technology (Altera, Xilinx) and standard cell ASIC (Alcatel 0.5 micron technology). Simulation of the proposed ADPLL and 74HC297 shows good tracking and homogeneous output of the proposed ADPLL.","PeriodicalId":231600,"journal":{"name":"Proceedings of the Nineteenth National Radio Science Conference","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-11-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the Nineteenth National Radio Science Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NRSC.2002.1022634","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11
Abstract
This paper describe a new all-digital phase-locked loop (ADPLL). We reconfigure the commercially available ADPLL 74HC297 with a newly developed digitally controlled oscillator (DCO) to obtain digitally a phase-frequency detector (PFD) which achieves good phase and frequency error detection performance not implemented in 74HC297. A complete VHDL RTL level design is developed and fully synthesized for both 74HC297 and the proposed ADPLL. The VHDL code is targeted to FPGA technology (Altera, Xilinx) and standard cell ASIC (Alcatel 0.5 micron technology). Simulation of the proposed ADPLL and 74HC297 shows good tracking and homogeneous output of the proposed ADPLL.