Design of ADPLL for good phase and frequency tracking performance

A. Khalil, K. T. Ibrahim, A. Salama
{"title":"Design of ADPLL for good phase and frequency tracking performance","authors":"A. Khalil, K. T. Ibrahim, A. Salama","doi":"10.1109/NRSC.2002.1022634","DOIUrl":null,"url":null,"abstract":"This paper describe a new all-digital phase-locked loop (ADPLL). We reconfigure the commercially available ADPLL 74HC297 with a newly developed digitally controlled oscillator (DCO) to obtain digitally a phase-frequency detector (PFD) which achieves good phase and frequency error detection performance not implemented in 74HC297. A complete VHDL RTL level design is developed and fully synthesized for both 74HC297 and the proposed ADPLL. The VHDL code is targeted to FPGA technology (Altera, Xilinx) and standard cell ASIC (Alcatel 0.5 micron technology). Simulation of the proposed ADPLL and 74HC297 shows good tracking and homogeneous output of the proposed ADPLL.","PeriodicalId":231600,"journal":{"name":"Proceedings of the Nineteenth National Radio Science Conference","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-11-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the Nineteenth National Radio Science Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NRSC.2002.1022634","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

This paper describe a new all-digital phase-locked loop (ADPLL). We reconfigure the commercially available ADPLL 74HC297 with a newly developed digitally controlled oscillator (DCO) to obtain digitally a phase-frequency detector (PFD) which achieves good phase and frequency error detection performance not implemented in 74HC297. A complete VHDL RTL level design is developed and fully synthesized for both 74HC297 and the proposed ADPLL. The VHDL code is targeted to FPGA technology (Altera, Xilinx) and standard cell ASIC (Alcatel 0.5 micron technology). Simulation of the proposed ADPLL and 74HC297 shows good tracking and homogeneous output of the proposed ADPLL.
设计具有良好相位和频率跟踪性能的ADPLL
介绍了一种新型全数字锁相环(ADPLL)。我们用新开发的数字控制振荡器(DCO)重新配置商用ADPLL 74HC297,以获得数字相频检测器(PFD),该相频检测器具有74HC297无法实现的良好相位和频率错误检测性能。为74HC297和ADPLL开发了完整的VHDL RTL级设计并进行了全面合成。VHDL代码针对FPGA技术(Altera, Xilinx)和标准单元ASIC (Alcatel 0.5微米技术)。对该ADPLL和74HC297的仿真结果表明,该ADPLL具有良好的跟踪性能和均匀输出。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信