A fully integrated CMOS GPS receiver with double conversion technique

Chen Ying-mei, Jing Yong-kang, Zhang Zhi-hang, Zhang Li
{"title":"A fully integrated CMOS GPS receiver with double conversion technique","authors":"Chen Ying-mei, Jing Yong-kang, Zhang Zhi-hang, Zhang Li","doi":"10.1109/ISSSE.2010.5607079","DOIUrl":null,"url":null,"abstract":"This paper presents a L1 band low noise integrated global positioning system (GPS) receiver chip using 0.18-um CMOS technology. Dual-conversion with a low-IF architecture was used for this GPS receiver. The receiver is composed of LNA, down-conversion mixers, band pass filter, received signal strength indicator, variable gain amplifier, programmable gain amplifier, ADC, PLL frequency synthesizer and some other key blocks. The receiver exhibits maximum gain of 105dB and noise figure of less than 6dB. The VGA and PGA provide gain control dynamic range over 50dB. The receiver consumes less than 160mW from a 1.8-V supply while occupying a 2.9-mm2 chip area including the ESD I/O pads.","PeriodicalId":211786,"journal":{"name":"2010 International Symposium on Signals, Systems and Electronics","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-10-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Symposium on Signals, Systems and Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSSE.2010.5607079","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper presents a L1 band low noise integrated global positioning system (GPS) receiver chip using 0.18-um CMOS technology. Dual-conversion with a low-IF architecture was used for this GPS receiver. The receiver is composed of LNA, down-conversion mixers, band pass filter, received signal strength indicator, variable gain amplifier, programmable gain amplifier, ADC, PLL frequency synthesizer and some other key blocks. The receiver exhibits maximum gain of 105dB and noise figure of less than 6dB. The VGA and PGA provide gain control dynamic range over 50dB. The receiver consumes less than 160mW from a 1.8-V supply while occupying a 2.9-mm2 chip area including the ESD I/O pads.
采用双转换技术的全集成CMOS GPS接收机
本文提出了一种采用0.18 um CMOS技术的L1波段低噪声集成全球定位系统(GPS)接收机芯片。该接收机采用低中频双转换结构。接收机由LNA、下变频混频器、带通滤波器、接收信号强度指示器、变增益放大器、可编程增益放大器、ADC、锁相环频率合成器等关键模块组成。该接收机的最大增益为105dB,噪声系数小于6dB。VGA和PGA提供超过50dB的增益控制动态范围。接收器在1.8 v电源下的功耗小于160mW,同时占用2.9 mm2的芯片面积,包括ESD I/O垫。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信