Design and analysis of high power supply rejection CMOS bandgap voltage reference

Weng Qiang, Yunzhu Zhang, Jianhui Wu, Zhang Meng
{"title":"Design and analysis of high power supply rejection CMOS bandgap voltage reference","authors":"Weng Qiang, Yunzhu Zhang, Jianhui Wu, Zhang Meng","doi":"10.1109/ICASIC.2007.4415684","DOIUrl":null,"url":null,"abstract":"In this paper, a high power supply rejection (PSR) CMOS bandgap circuit applied in RF receiver is presented. A precise and simple PSR model, useful for pencil and paper analysis is hereby developed for the circuit. By analyzing the model, the ways to improve the circuit's performance of PSR in both low and high frequency domain are presented. The PSR of the circuit can reach 102 dB at low frequency and is more than 50 dB at high frequency. The proposed CMOS bandgap voltage reference has been implemented in Chartered 0.25-mum N-Well CMOS process.","PeriodicalId":120984,"journal":{"name":"2007 7th International Conference on ASIC","volume":"66 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 7th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2007.4415684","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this paper, a high power supply rejection (PSR) CMOS bandgap circuit applied in RF receiver is presented. A precise and simple PSR model, useful for pencil and paper analysis is hereby developed for the circuit. By analyzing the model, the ways to improve the circuit's performance of PSR in both low and high frequency domain are presented. The PSR of the circuit can reach 102 dB at low frequency and is more than 50 dB at high frequency. The proposed CMOS bandgap voltage reference has been implemented in Chartered 0.25-mum N-Well CMOS process.
高电源抑制CMOS带隙基准电压的设计与分析
本文提出了一种应用于射频接收机的高电源抑制(PSR) CMOS带隙电路。本文为该电路建立了一个精确、简单的PSR模型,可用于纸笔分析。通过对该模型的分析,提出了提高PSR电路在低频段和高频段性能的方法。该电路的PSR在低频时可达102 dB,在高频时可达50 dB以上。所提出的CMOS带隙基准电压已在Chartered 0.25 μ m n阱CMOS工艺中实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信