A 675 /spl mu/W 5 GHz low-voltage BiCMOS synchronized ring oscillator based prescaler

O. Mazouffre, H. Lapuyade, J.-B. Bdgueret, Andreia Cathelin, Didier Belot, Y. Devall
{"title":"A 675 /spl mu/W 5 GHz low-voltage BiCMOS synchronized ring oscillator based prescaler","authors":"O. Mazouffre, H. Lapuyade, J.-B. Bdgueret, Andreia Cathelin, Didier Belot, Y. Devall","doi":"10.1109/BIPOL.2004.1365791","DOIUrl":null,"url":null,"abstract":"This paper presents the design and the experimental measurements of a 5 GHz divide-by-4 prescaler for 802.11a and HiperLAN2 applications. The presented circuit is implemented in a 0.25μm BiCMOS SiGe process from STMicroelectronics. The prescaler is optimized for low power operation. It uses a Synchronized Ring Oscillator architecture based on two low-voltage differential bipolar latches with PMOS loads. The prescaler draws 520 μA from a 1.3 V power supply, its operating frequency is from 4.7 GHz to 6.8 GHz with a sensitivity of -10 dBm, and its efficiency is about 10 GHz/mW.","PeriodicalId":447762,"journal":{"name":"Bipolar/BiCMOS Circuits and Technology, 2004. Proceedings of the 2004 Meeting","volume":"335 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Bipolar/BiCMOS Circuits and Technology, 2004. Proceedings of the 2004 Meeting","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/BIPOL.2004.1365791","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper presents the design and the experimental measurements of a 5 GHz divide-by-4 prescaler for 802.11a and HiperLAN2 applications. The presented circuit is implemented in a 0.25μm BiCMOS SiGe process from STMicroelectronics. The prescaler is optimized for low power operation. It uses a Synchronized Ring Oscillator architecture based on two low-voltage differential bipolar latches with PMOS loads. The prescaler draws 520 μA from a 1.3 V power supply, its operating frequency is from 4.7 GHz to 6.8 GHz with a sensitivity of -10 dBm, and its efficiency is about 10 GHz/mW.
基于675 /spl mu/W 5 GHz低压BiCMOS同步环形振荡器的预分频器
本文介绍了一种用于802.11a和HiperLAN2应用的5 GHz / 4预分频器的设计和实验测量。该电路采用意法半导体0.25μm BiCMOS SiGe工艺实现。该预分频器针对低功耗操作进行了优化。它采用基于两个低压差动双极锁存器和PMOS负载的同步环形振荡器架构。该滤波器在1.3 V电源下输出520 μA,工作频率为4.7 GHz ~ 6.8 GHz,灵敏度为-10 dBm,效率约为10 GHz/mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信