{"title":"Impact of Gate Oxide Thickness Scaling on Hot-Carrier Degradation in Deep-sub-micron nMOSFETs","authors":"K. Anil, T. Pompl, I. Eisele","doi":"10.1109/ESSDERC.2000.194732","DOIUrl":null,"url":null,"abstract":"Infiuence of oxide thickness on hotcarrier investigation criterion are investigated for drain voltages down to 0.85V. In particular we have investigated the dependence of (a) gate bias condition for peak substrate current (b) bias conditions that permit the continued use of lucky electron model for life time prediction and (c) the worst case degradation condition, on the gate oxide thickness. The worst case degradation condition was found to change from V =V /2 to peak substrate current as the oxide thickness was reduced from 5nm to 3nm and also the 3nm oxide showed higher degradation. This change is attributed to the enhanced transverse electric field and the consequent change in the type of the hot-carrier that cause the interface damage from electron to hole.","PeriodicalId":354721,"journal":{"name":"30th European Solid-State Device Research Conference","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-09-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"30th European Solid-State Device Research Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSDERC.2000.194732","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
Infiuence of oxide thickness on hotcarrier investigation criterion are investigated for drain voltages down to 0.85V. In particular we have investigated the dependence of (a) gate bias condition for peak substrate current (b) bias conditions that permit the continued use of lucky electron model for life time prediction and (c) the worst case degradation condition, on the gate oxide thickness. The worst case degradation condition was found to change from V =V /2 to peak substrate current as the oxide thickness was reduced from 5nm to 3nm and also the 3nm oxide showed higher degradation. This change is attributed to the enhanced transverse electric field and the consequent change in the type of the hot-carrier that cause the interface damage from electron to hole.