Empirical model of skew in clock-distribution grids

D. Kasprowicz
{"title":"Empirical model of skew in clock-distribution grids","authors":"D. Kasprowicz","doi":"10.1109/MIXDES.2006.1706623","DOIUrl":null,"url":null,"abstract":"Grids of metal wires are widely used for distributing the clock signal in large digital circuits. These structures inherently suffer from clock skew, as there always exists some delay between the grid's perimeter and its center. This paper presents an empirical model of clock skew in square grids. It's formulated in terms of four parameters: wire resistance, the number of wires, size of buffers driving the grid and the total capacitance of the grid and its load. The model's accuracy is within 5% of SPICE results for a wide range of grid sizes, wire widths, load capacitances, and other parameters. Also presented are a couple of possible applications in grid design and optimization. As those tasks are iterative, they would take on the order of hours if performed by SPICE-simulating netlists extracted from grid layouts. The proposed model allows reducing the analysis time to less than a second","PeriodicalId":318768,"journal":{"name":"Proceedings of the International Conference Mixed Design of Integrated Circuits and System, 2006. MIXDES 2006.","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-06-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the International Conference Mixed Design of Integrated Circuits and System, 2006. MIXDES 2006.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MIXDES.2006.1706623","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Grids of metal wires are widely used for distributing the clock signal in large digital circuits. These structures inherently suffer from clock skew, as there always exists some delay between the grid's perimeter and its center. This paper presents an empirical model of clock skew in square grids. It's formulated in terms of four parameters: wire resistance, the number of wires, size of buffers driving the grid and the total capacitance of the grid and its load. The model's accuracy is within 5% of SPICE results for a wide range of grid sizes, wire widths, load capacitances, and other parameters. Also presented are a couple of possible applications in grid design and optimization. As those tasks are iterative, they would take on the order of hours if performed by SPICE-simulating netlists extracted from grid layouts. The proposed model allows reducing the analysis time to less than a second
时钟配电网偏态的经验模型
金属线网格在大型数字电路中广泛用于分配时钟信号。这些结构固有地受到时钟倾斜的影响,因为在网格的周长和中心之间总是存在一些延迟。本文提出了一个方形网格中时钟偏差的经验模型。它由四个参数组成:导线电阻、导线数量、驱动电网的缓冲器大小以及电网及其负载的总电容。该模型的精度在SPICE结果的5%以内,适用于各种网格尺寸、导线宽度、负载电容和其他参数。此外,还介绍了在网格设计和优化方面的一些可能的应用。由于这些任务是迭代的,如果由从网格布局中提取的spice模拟网络列表执行,它们将花费数小时。所提出的模型允许将分析时间减少到不到一秒
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信