CMOS 90 nm multi-bias transistor model Up to 66 GHz

Yunqiu Wu, Shili Cong, Chenxi Zhao, Huihua Liu, K. Kang
{"title":"CMOS 90 nm multi-bias transistor model Up to 66 GHz","authors":"Yunqiu Wu, Shili Cong, Chenxi Zhao, Huihua Liu, K. Kang","doi":"10.1109/EDAPS.2017.8276926","DOIUrl":null,"url":null,"abstract":"A multi-bias transistor model is proposed in this paper. The nonlinear drain-source current, the output resistance, and the intrinsic capacitance are fully considered to characterize the transistor's bias-dependent performance. On this basis, the values of the model elements are extracted under different bias conditions. Furthermore, a 90 nm CMOS transistor is fabricated and measured to validate the proposed model. The model calculation results are compared with the measurement results, and the root-mean-square error of the model is below 0.007 up to 66 GHz.","PeriodicalId":329279,"journal":{"name":"2017 IEEE Electrical Design of Advanced Packaging and Systems Symposium (EDAPS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE Electrical Design of Advanced Packaging and Systems Symposium (EDAPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDAPS.2017.8276926","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

A multi-bias transistor model is proposed in this paper. The nonlinear drain-source current, the output resistance, and the intrinsic capacitance are fully considered to characterize the transistor's bias-dependent performance. On this basis, the values of the model elements are extracted under different bias conditions. Furthermore, a 90 nm CMOS transistor is fabricated and measured to validate the proposed model. The model calculation results are compared with the measurement results, and the root-mean-square error of the model is below 0.007 up to 66 GHz.
CMOS 90纳米多偏置晶体管模型高达66 GHz
本文提出了一种多偏置晶体管模型。非线性漏源电流、输出电阻和本征电容被充分考虑来表征晶体管的偏置相关性能。在此基础上,提取不同偏置条件下的模型元素值。此外,还制作了一个90 nm的CMOS晶体管,并对其进行了测量以验证所提出的模型。将模型计算结果与实测结果进行了比较,在66 GHz范围内,模型的均方根误差小于0.007。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信