{"title":"A 2.4-GHz fractional-N frequency synthesizer with noise filtering technique for wireless application","authors":"Jhin-Fang Huang, W. Lai, C. Fu","doi":"10.1109/ISNE.2015.7131995","DOIUrl":null,"url":null,"abstract":"A hybrid fractional-N frequency synthesizer with noise filtering technique for wireless application is implemented with TSMC 0.18 μm CMOS process. In order to reduce the effects of high order delta-sigma modulator (Δ Σ M), and suppress the out-of-band quantization noise, a noise filter is adopted. An integer-N phase-locked loop acts as the noise filter in the feedback path of a fractional-N frequency synthesizer. With supply voltages of 0.9 V for analog circuits and 1.8 V for digital circuits, measured results achieve that output frequency of VCO is tunable from 2.30 to 2.52 GHz, corresponding to 9.1%, a frequency synthesizer phase noise of -113.51 dBc/Hz at 1 MHz offset from carrier frequency of 2.41 GHz, and a overall power consumption of 20 mW. Including pads, the total chip area occupies 0.922 (0.94 × 0.98) mm2.","PeriodicalId":152001,"journal":{"name":"2015 International Symposium on Next-Generation Electronics (ISNE)","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-05-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Symposium on Next-Generation Electronics (ISNE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISNE.2015.7131995","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
A hybrid fractional-N frequency synthesizer with noise filtering technique for wireless application is implemented with TSMC 0.18 μm CMOS process. In order to reduce the effects of high order delta-sigma modulator (Δ Σ M), and suppress the out-of-band quantization noise, a noise filter is adopted. An integer-N phase-locked loop acts as the noise filter in the feedback path of a fractional-N frequency synthesizer. With supply voltages of 0.9 V for analog circuits and 1.8 V for digital circuits, measured results achieve that output frequency of VCO is tunable from 2.30 to 2.52 GHz, corresponding to 9.1%, a frequency synthesizer phase noise of -113.51 dBc/Hz at 1 MHz offset from carrier frequency of 2.41 GHz, and a overall power consumption of 20 mW. Including pads, the total chip area occupies 0.922 (0.94 × 0.98) mm2.