Cryogenic Memory Array based on Ferroelectric SQUID and Heater Cryotron

Shamiul Alam, Md. Mazharul Islam, M. S. Hossain, K. Ni, N. Vijaykrishnan, A. Aziz
{"title":"Cryogenic Memory Array based on Ferroelectric SQUID and Heater Cryotron","authors":"Shamiul Alam, Md. Mazharul Islam, M. S. Hossain, K. Ni, N. Vijaykrishnan, A. Aziz","doi":"10.1109/drc55272.2022.9855813","DOIUrl":null,"url":null,"abstract":"Cryogenic (cryo) memory devices, designed to operate at/below 4 Kelvin (K) temperature, is a prime enabler of practical quantum computing systems, and superconducting (SC) electronic platforms (Figs. 1(a), (b)) [1]. The state-of-the-art quantum algorithms require many arbitrary rotations which demand a large memory to store program instructions [2]. SC qubits (used in most of the existing quantum computing systems) are highly sensitive to noise and hence, to protect the qubit states from thermal disturbances, they are placed at a few milli-Kelvin (mK) temperature. Furthermore, to preserve the integrity of the quantum states, the SC qubits undergo continuous error correction schemes, requiring extensive memory and bandwidth [2]. Superconducting electronics (SCE) (targeted towards space applications, and high-performance computing) outperforms the conventional CMOS counterparts in terms of speed and energy-efficiency (Fig. 1(c)) [3]. Decades of research efforts have given rise to three major categories (and several sub-variants) of cryo-memories based on SC, non-SC, and hybrid technologies (Fig. 2) [2], [4]–[6]. However, the existing variants suffer from one or more of the following challenges - (i) limited scalability, (ii) process complexity, (iii) bulky peripherals, (iv) array-level interference, (v) volatility, and (vi) speed incompatibility. Therefore, a scalable cryo-memory system remains elusive. To address these existing issues, here, we present a novel cryo-memory system utilizing -(i) the polarization-induced Cooper-pair [7] modulation in a ferroelectric $(FE)$ superconducting quantum interference device (SQUID) (Fig. 3(a)) [8], and (ii) current controlled $SC\\leftrightarrow non-SC$ switching in a heater cryotron $(hTron)$ (Fig. 4) [4]. Discrete prototypes of these devices have been demonstrated recently, but their coupled interactions (which we harness in our work) were never explored before.","PeriodicalId":200504,"journal":{"name":"2022 Device Research Conference (DRC)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-06-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 Device Research Conference (DRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/drc55272.2022.9855813","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14

Abstract

Cryogenic (cryo) memory devices, designed to operate at/below 4 Kelvin (K) temperature, is a prime enabler of practical quantum computing systems, and superconducting (SC) electronic platforms (Figs. 1(a), (b)) [1]. The state-of-the-art quantum algorithms require many arbitrary rotations which demand a large memory to store program instructions [2]. SC qubits (used in most of the existing quantum computing systems) are highly sensitive to noise and hence, to protect the qubit states from thermal disturbances, they are placed at a few milli-Kelvin (mK) temperature. Furthermore, to preserve the integrity of the quantum states, the SC qubits undergo continuous error correction schemes, requiring extensive memory and bandwidth [2]. Superconducting electronics (SCE) (targeted towards space applications, and high-performance computing) outperforms the conventional CMOS counterparts in terms of speed and energy-efficiency (Fig. 1(c)) [3]. Decades of research efforts have given rise to three major categories (and several sub-variants) of cryo-memories based on SC, non-SC, and hybrid technologies (Fig. 2) [2], [4]–[6]. However, the existing variants suffer from one or more of the following challenges - (i) limited scalability, (ii) process complexity, (iii) bulky peripherals, (iv) array-level interference, (v) volatility, and (vi) speed incompatibility. Therefore, a scalable cryo-memory system remains elusive. To address these existing issues, here, we present a novel cryo-memory system utilizing -(i) the polarization-induced Cooper-pair [7] modulation in a ferroelectric $(FE)$ superconducting quantum interference device (SQUID) (Fig. 3(a)) [8], and (ii) current controlled $SC\leftrightarrow non-SC$ switching in a heater cryotron $(hTron)$ (Fig. 4) [4]. Discrete prototypes of these devices have been demonstrated recently, but their coupled interactions (which we harness in our work) were never explored before.
基于铁电SQUID和加热低温加速器的低温存储阵列
低温(cryo)存储设备设计在4开尔文(K)温度下工作,是实用量子计算系统和超导(SC)电子平台的主要推动者(图1(a), (b))[1]。最先进的量子算法需要许多任意旋转,这需要大内存来存储程序指令[2]。SC量子比特(用于大多数现有的量子计算系统)对噪声高度敏感,因此,为了保护量子比特状态不受热干扰,它们被置于几毫开尔文(mK)的温度下。此外,为了保持量子态的完整性,SC量子比特需要连续的纠错方案,这需要大量的内存和带宽[2]。超导电子(SCE)(针对空间应用和高性能计算)在速度和能效方面优于传统的CMOS对应物(图1(c))[3]。几十年的研究工作已经产生了基于SC、非SC和混合技术的低温记忆的三大类(和几个子变体)(图2)[2],[4]-[6]。然而,现有的变体遭受以下一个或多个挑战- (i)有限的可扩展性,(ii)工艺复杂性,(iii)笨重的外设,(iv)阵列级干扰,(v)波动性,以及(vi)速度不兼容。因此,一个可扩展的低温存储系统仍然是难以捉摸的。为了解决这些存在的问题,在这里,我们提出了一种新的低温记忆系统,利用-(i)铁电$(FE)$超导量子干涉器件(SQUID)中的极化诱导库珀对[7]调制(图3(a))[8],以及(ii)加热低温加速器$(hTron)$中的电流控制$SC\leftrightarrow non-SC$开关(图4)[4]。这些设备的离散原型最近已经被证明,但它们的耦合相互作用(我们在工作中利用)以前从未被探索过。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信