Defect tolerance scheme for gigaFLOP WSI architectures

A.D. Singh, H. Youn
{"title":"Defect tolerance scheme for gigaFLOP WSI architectures","authors":"A.D. Singh, H. Youn","doi":"10.1109/ICWSI.1990.63890","DOIUrl":null,"url":null,"abstract":"Performance is the one area in which a monolithic technology has potential unmatched by other approaches. Integrating an entire high performance system on a single piece of silicon eliminates the off-chip signal delays encountered in multichip implementations, which can become the performance bottleneck in highly pipelined array architectures. The major problem with achieving full wafer integration is that it is virtually impossible to realize such large area circuits entirely defect free. The authors present a scheme which can reconfigure the rectangular array using channel width of 2, while allowing short maximum restructured edge length. The yield of desired array in their design is much higher than that of other designs with same degree of redundancy.<<ETX>>","PeriodicalId":206140,"journal":{"name":"1990 Proceedings. International Conference on Wafer Scale Integration","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-01-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1990 Proceedings. International Conference on Wafer Scale Integration","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICWSI.1990.63890","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Performance is the one area in which a monolithic technology has potential unmatched by other approaches. Integrating an entire high performance system on a single piece of silicon eliminates the off-chip signal delays encountered in multichip implementations, which can become the performance bottleneck in highly pipelined array architectures. The major problem with achieving full wafer integration is that it is virtually impossible to realize such large area circuits entirely defect free. The authors present a scheme which can reconfigure the rectangular array using channel width of 2, while allowing short maximum restructured edge length. The yield of desired array in their design is much higher than that of other designs with same degree of redundancy.<>
千兆浮点WSI架构的缺陷容忍方案
性能是单片技术具有其他方法无法比拟的潜力的一个领域。将整个高性能系统集成在一块硅片上,消除了在多芯片实现中遇到的片外信号延迟,这可能成为高度流水线阵列架构的性能瓶颈。实现完全晶圆集成的主要问题是,几乎不可能实现如此大面积的电路完全无缺陷。作者提出了一种利用通道宽度为2的矩形阵列重构方案,同时允许最大重构边长度较短。在相同冗余度的情况下,所设计的阵列的成品率远高于其他设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信