Optimization of Al2O3 Based VARIOT Engineered Tunnel Dielectric for Floating Gate Flash Scaling

P. Blomme, J. de Vos, J. van Houdt
{"title":"Optimization of Al2O3 Based VARIOT Engineered Tunnel Dielectric for Floating Gate Flash Scaling","authors":"P. Blomme, J. de Vos, J. van Houdt","doi":"10.1109/IMW.2009.5090602","DOIUrl":null,"url":null,"abstract":"The scaling opportunities of the conventional SiO2 tunnel dielectric are very limited, leading to the impossibility to decrease the write and erase voltages of Flash memory, which is a major burden for floating gate Flash memory scaling. Reduction of the (effective) thickness of the interpoly dielectric can be obtained by the use of high-k materials [1], but reducing the effective thickness of the tunnel oxide requires the use of engineered tunneling barriers such as the crested barrier [2] or the VARIOT (variable oxide thickness) stack [3][4][5], the latter being used in this work. As has previously been shown [6][7], Al2O3 is the most promising high-k dielectric for the Flash cell gate stack. In this work, we evaluate the effect of different parameters (stack composition, deposition method, post-deposition treatment) on the reliability of Al2O3 based VARIOT dielectric stacks.","PeriodicalId":113507,"journal":{"name":"2009 IEEE International Memory Workshop","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-05-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE International Memory Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMW.2009.5090602","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

The scaling opportunities of the conventional SiO2 tunnel dielectric are very limited, leading to the impossibility to decrease the write and erase voltages of Flash memory, which is a major burden for floating gate Flash memory scaling. Reduction of the (effective) thickness of the interpoly dielectric can be obtained by the use of high-k materials [1], but reducing the effective thickness of the tunnel oxide requires the use of engineered tunneling barriers such as the crested barrier [2] or the VARIOT (variable oxide thickness) stack [3][4][5], the latter being used in this work. As has previously been shown [6][7], Al2O3 is the most promising high-k dielectric for the Flash cell gate stack. In this work, we evaluate the effect of different parameters (stack composition, deposition method, post-deposition treatment) on the reliability of Al2O3 based VARIOT dielectric stacks.
基于Al2O3的VARIOT工程隧道介电介质的优化设计
传统SiO2隧道介质的缩放机会非常有限,导致无法降低闪存的写入和擦除电压,这是浮栅闪存缩放的主要负担。通过使用高k材料[1]可以减少内插电介质的(有效)厚度,但减少隧道氧化物的有效厚度需要使用工程隧道屏障,如顶垒[2]或VARIOT(可变氧化物厚度)堆栈[3][4][5],后者在本工作中使用。正如之前所显示的[6][7],Al2O3是最有希望用于Flash电池栅堆的高k介电材料。在这项工作中,我们评估了不同参数(堆栈组成,沉积方法,沉积后处理)对基于Al2O3的VARIOT介电堆可靠性的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信