500 k transistor custom BiCMOS LSI using automated macrocell design

H. Yoshimura, S. Horiguchi, K. Takeya, K. Ishikawa, S. Date, S. Muramoto, H. Yoshino
{"title":"500 k transistor custom BiCMOS LSI using automated macrocell design","authors":"H. Yoshimura, S. Horiguchi, K. Takeya, K. Ishikawa, S. Date, S. Muramoto, H. Yoshino","doi":"10.1109/ISSCC.1989.48204","DOIUrl":null,"url":null,"abstract":"A high-density and quick-turnaround macrocell design method for custom VLSIs is applied to a 500 k-transistor protocol control chip, resulting in a density of about 4000 transistors/mm/sup 2/ using 0.8- mu m BiCMOS technology. An automated adaptive macrocell and a short-time custom VLSI design methodology were developed to make the logic and physical design more adaptable by offering greater variety of bit width, word length, circuit type, and signal terminals. The adaptive macrocell generation procedure consists of a logical description and a physical description with minimum information on the composition of complete macrocells, suitable for all specific uses. The variables providing adaptability are parameterized in this procedure, which is hierarchically described by network information among leaf cells or submacrocells, together with their topological placement information, permitting the adaptive macrocell to be generated automatically. An example of an ALU (arithmetic logic unit) circuit generated as a data-path submacrocell is shown. To verify the effectiveness of the proposed method, various kinds of macrocells were generated and fabricated using the 0.8- mu m, double-metal BiCMOS technology. A packet communication control circuit supporting X.25-based layer 2 and 3 protocols, which was designed by this method, is presented.<<ETX>>","PeriodicalId":385838,"journal":{"name":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-02-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1989.48204","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

A high-density and quick-turnaround macrocell design method for custom VLSIs is applied to a 500 k-transistor protocol control chip, resulting in a density of about 4000 transistors/mm/sup 2/ using 0.8- mu m BiCMOS technology. An automated adaptive macrocell and a short-time custom VLSI design methodology were developed to make the logic and physical design more adaptable by offering greater variety of bit width, word length, circuit type, and signal terminals. The adaptive macrocell generation procedure consists of a logical description and a physical description with minimum information on the composition of complete macrocells, suitable for all specific uses. The variables providing adaptability are parameterized in this procedure, which is hierarchically described by network information among leaf cells or submacrocells, together with their topological placement information, permitting the adaptive macrocell to be generated automatically. An example of an ALU (arithmetic logic unit) circuit generated as a data-path submacrocell is shown. To verify the effectiveness of the proposed method, various kinds of macrocells were generated and fabricated using the 0.8- mu m, double-metal BiCMOS technology. A packet communication control circuit supporting X.25-based layer 2 and 3 protocols, which was designed by this method, is presented.<>
使用自动化宏单元设计的500k晶体管定制BiCMOS LSI
将高密度和快速周转的定制vlsi宏单元设计方法应用于500k晶体管协议控制芯片,使用0.8 μ m BiCMOS技术,密度约为4000个晶体管/mm/sup 2/。开发了一种自动自适应宏单元和短时间定制VLSI设计方法,通过提供更多种类的位宽,字长,电路类型和信号终端,使逻辑和物理设计更具适应性。自适应巨细胞生成过程包括逻辑描述和物理描述,其中包含适用于所有特定用途的完整巨细胞组成的最小信息。该过程对具有自适应性的变量进行参数化,并通过叶细胞或亚宏细胞之间的网络信息及其拓扑位置信息进行分层描述,从而实现自适应宏细胞的自动生成。给出了作为数据路径亚宏单元生成的ALU(算术逻辑单元)电路的一个示例。为了验证该方法的有效性,采用0.8 μ m双金属BiCMOS技术制备了各种类型的巨细胞。提出了一种支持基于x .25的第2层和第3层协议的分组通信控制电路
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信