TDDB-based performance variation of combinational logic in deeply scaled CMOS technology

Haiqing Nan, Li Li, K. Choi
{"title":"TDDB-based performance variation of combinational logic in deeply scaled CMOS technology","authors":"Haiqing Nan, Li Li, K. Choi","doi":"10.1109/ISQED.2012.6187513","DOIUrl":null,"url":null,"abstract":"As CMOS technology is scaled down, the gate oxide is scaling aggressively. The defects in the gate oxide form traps over time and results in gate oxide break down. Time-dependent dielectric breakdown (TDDB) is considered as one of the most important reasons of performance variation of CMOS devices. Soft break down events do not cause immediate failure of the CMOS device but will affect the performance of the circuit, especially for future CMOS applications which are more susceptible to soft break down events. However, the reasons for delay variation (increase or decrease) after TDDB are not clear for researchers. In this paper, detail analysis and simulation results for the delay variation of digital circuit due to TDDB are demonstrated for different locations and levels using 32 nm CMOS technology. In this paper, we show that the circuit delay can be increased or decreased depending on the input rising or falling transition of the circuit as well as the number of consecutive gates which are affected by TDDB.","PeriodicalId":205874,"journal":{"name":"Thirteenth International Symposium on Quality Electronic Design (ISQED)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-03-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Thirteenth International Symposium on Quality Electronic Design (ISQED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2012.6187513","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

As CMOS technology is scaled down, the gate oxide is scaling aggressively. The defects in the gate oxide form traps over time and results in gate oxide break down. Time-dependent dielectric breakdown (TDDB) is considered as one of the most important reasons of performance variation of CMOS devices. Soft break down events do not cause immediate failure of the CMOS device but will affect the performance of the circuit, especially for future CMOS applications which are more susceptible to soft break down events. However, the reasons for delay variation (increase or decrease) after TDDB are not clear for researchers. In this paper, detail analysis and simulation results for the delay variation of digital circuit due to TDDB are demonstrated for different locations and levels using 32 nm CMOS technology. In this paper, we show that the circuit delay can be increased or decreased depending on the input rising or falling transition of the circuit as well as the number of consecutive gates which are affected by TDDB.
深度缩放CMOS技术中基于tdd的组合逻辑性能变化
随着CMOS技术的缩小,栅极氧化物也在积极地缩小。随着时间的推移,栅极氧化物中的缺陷形成陷阱并导致栅极氧化物击穿。时间相关介质击穿(TDDB)被认为是导致CMOS器件性能变化的最重要原因之一。软击穿事件不会导致CMOS器件立即失效,但会影响电路的性能,特别是对于未来更容易受到软击穿事件影响的CMOS应用。然而,TDDB后延迟变化(增加或减少)的原因尚不清楚。本文采用32nm CMOS技术,对不同位置和电平的TDDB导致的数字电路延迟变化进行了详细的分析和仿真。在本文中,我们证明了电路的延迟可以增加或减少,这取决于电路的输入上升或下降过渡以及受TDDB影响的连续门的数量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信