B. Vaidyanathan, P. Kauk, S. Krishnan, M. Advani, Qiang Tang, Mattia Cichocki, M. Tiburzi, M. Incarnati
{"title":"Heirarchical Full-Chip Fast-Simulation Based Design Mitigation of CHC in NAND Flash Memory","authors":"B. Vaidyanathan, P. Kauk, S. Krishnan, M. Advani, Qiang Tang, Mattia Cichocki, M. Tiburzi, M. Incarnati","doi":"10.1109/IMW.2016.7495272","DOIUrl":null,"url":null,"abstract":"Industry-standard Circuit Reliability simulation Tools (ICRT) to simulate Channel Hot Carrier (CHC) is either not possible at the full-chip level consisting of few million transistors or time consuming and prone to abrupt termination of simulation due to resource usage anomalies at reasonable large sub-block level. We have proposed a hierarchical design-in-reliability methodology to identify CHC aging of critical transistors accurately at full-chip level in 10x faster time than required by ICRT. Accurate reliability simulation and design mitigation is later carried out at much smaller and critical sub-block level using ICRT. We have demonstrated our methodology in screening critical blocks in a NAND flash memory and the results are provided thus enabling reliable and faster time to tape-out.","PeriodicalId":365759,"journal":{"name":"2016 IEEE 8th International Memory Workshop (IMW)","volume":"81 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 8th International Memory Workshop (IMW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMW.2016.7495272","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Industry-standard Circuit Reliability simulation Tools (ICRT) to simulate Channel Hot Carrier (CHC) is either not possible at the full-chip level consisting of few million transistors or time consuming and prone to abrupt termination of simulation due to resource usage anomalies at reasonable large sub-block level. We have proposed a hierarchical design-in-reliability methodology to identify CHC aging of critical transistors accurately at full-chip level in 10x faster time than required by ICRT. Accurate reliability simulation and design mitigation is later carried out at much smaller and critical sub-block level using ICRT. We have demonstrated our methodology in screening critical blocks in a NAND flash memory and the results are provided thus enabling reliable and faster time to tape-out.