Wire bonds over active circuits

G. Heinen, R.J. Stierman, D. Edwards, L. Nye
{"title":"Wire bonds over active circuits","authors":"G. Heinen, R.J. Stierman, D. Edwards, L. Nye","doi":"10.1109/ECTC.1994.367518","DOIUrl":null,"url":null,"abstract":"A reliable process-for wire bonding over active integrated circuits, which are subsequently assembled in plastic packages, has been developed. This technology accommodates reducing the silicon die area required for bond pads and for on-chip bussing. Further, it supports area array wire bonding by allowing larger bond pads with relaxed pitch without sacrificing silicon area. This is accomplished by processing an additional metal layer on the wafer's protective overcoat for bond pad and bussing metallization. A stress buffer layer of polyimide is applied between the inorganic overcoat and top metal layer. Material characteristics and process requirements that are fully compatible with existing wafer fabrication technology and the wire bond technology required for assembly are defined. Design rules for implementing the process in new chip designs are given. Accelerated reliability tests performed on double-level metal logic devices show no degradation due to these new processes.<<ETX>>","PeriodicalId":344532,"journal":{"name":"1994 Proceedings. 44th Electronic Components and Technology Conference","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"30","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1994 Proceedings. 44th Electronic Components and Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.1994.367518","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 30

Abstract

A reliable process-for wire bonding over active integrated circuits, which are subsequently assembled in plastic packages, has been developed. This technology accommodates reducing the silicon die area required for bond pads and for on-chip bussing. Further, it supports area array wire bonding by allowing larger bond pads with relaxed pitch without sacrificing silicon area. This is accomplished by processing an additional metal layer on the wafer's protective overcoat for bond pad and bussing metallization. A stress buffer layer of polyimide is applied between the inorganic overcoat and top metal layer. Material characteristics and process requirements that are fully compatible with existing wafer fabrication technology and the wire bond technology required for assembly are defined. Design rules for implementing the process in new chip designs are given. Accelerated reliability tests performed on double-level metal logic devices show no degradation due to these new processes.<>
有源电路上的导线键合
一种可靠的工艺——在有源集成电路上进行导线粘合,然后将其组装在塑料封装中,已经被开发出来。该技术可减少键合盘和片上总线所需的硅模面积。此外,它支持区域阵列线键合,允许更大的键合垫与轻松的间距,而不牺牲硅面积。这是通过在晶圆片的保护层上加工额外的金属层来完成的,用于键合垫和金属化。在无机涂层和顶部金属层之间施加聚酰亚胺应力缓冲层。定义了与现有晶圆制造技术和组装所需的线键技术完全兼容的材料特性和工艺要求。给出了在新芯片设计中实现该过程的设计规则。在双级金属逻辑器件上进行的加速可靠性试验表明,这些新工艺并未导致可靠性下降
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信