Partial Analysis For Functional Testing Of Digital IP-cores

H. Kadim
{"title":"Partial Analysis For Functional Testing Of Digital IP-cores","authors":"H. Kadim","doi":"10.1109/MIXDES.2006.1706648","DOIUrl":null,"url":null,"abstract":"With the improvement of VLSI technologies, many components of highly complex functions can be fabricated into a single chip. However, the high density and complexity of integrated circuits brought with it challenges to traditional test techniques. According to the silicon industry, the cost of fabricating a chip will drop below that of test. Hence, it is imperative that test techniques lower testing costs. The work presented in this paper is an attempt to reduce the cost of testing by the modelling the circuit under test in a manner suitable for hierarchical implementation and the introduction of partial analysis. A limited analysis requires less time and effort compared to a complete analysis","PeriodicalId":318768,"journal":{"name":"Proceedings of the International Conference Mixed Design of Integrated Circuits and System, 2006. MIXDES 2006.","volume":"98 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-06-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the International Conference Mixed Design of Integrated Circuits and System, 2006. MIXDES 2006.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MIXDES.2006.1706648","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

With the improvement of VLSI technologies, many components of highly complex functions can be fabricated into a single chip. However, the high density and complexity of integrated circuits brought with it challenges to traditional test techniques. According to the silicon industry, the cost of fabricating a chip will drop below that of test. Hence, it is imperative that test techniques lower testing costs. The work presented in this paper is an attempt to reduce the cost of testing by the modelling the circuit under test in a manner suitable for hierarchical implementation and the introduction of partial analysis. A limited analysis requires less time and effort compared to a complete analysis
数字ip核功能测试的部分分析
随着超大规模集成电路技术的进步,许多具有高度复杂功能的元件可以被集成到单个芯片中。然而,集成电路的高密度和复杂性给传统的测试技术带来了挑战。根据硅工业的说法,制造芯片的成本将低于测试成本。因此,测试技术降低测试成本是必要的。本文提出的工作是试图通过以适合分层实现和引入部分分析的方式对被测电路进行建模来降低测试成本。与完整的分析相比,有限的分析需要更少的时间和精力
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信