A 140 MHz 1 Mbit 2T1C gain-cell memory with 60-nm indium-gallium-zinc oxide transistor embedded into 65-nm CMOS logic process technology

T. Ishizu, S. Nagatsuka, Momoyo Yamaguchi, A. Isobe, Y. Ando, D. Matsubayashi, K. Kato, H. B. Yao, C. Shuai, H. Lin, J. Y. Wu, M. Fujita, S. Yamazaki
{"title":"A 140 MHz 1 Mbit 2T1C gain-cell memory with 60-nm indium-gallium-zinc oxide transistor embedded into 65-nm CMOS logic process technology","authors":"T. Ishizu, S. Nagatsuka, Momoyo Yamaguchi, A. Isobe, Y. Ando, D. Matsubayashi, K. Kato, H. B. Yao, C. Shuai, H. Lin, J. Y. Wu, M. Fujita, S. Yamazaki","doi":"10.23919/VLSIC.2017.8008466","DOIUrl":null,"url":null,"abstract":"An embedded 1 Mbit 2T1C gain-cell memory macro using indium-gallium-zinc oxide semiconductor FETs (OSFETs) with an extremely low off-state current of less than 1 zA (10−21 A) was fabricated. In the 2T1C gain cell, an OSFET for the write operation was stacked over a SiFET for the read operation. The 1 Mbit macro was fabricated using a combination of 60-nm OSFET and 65-nm CMOS processes. It achieves a 140 MHz operation and data retention of more than 1 h. Its static power in the standby state and active power are 31 μW and 64 μW/MHz, respectively. The macro with long-term data retention can reduce the static power by power gating. 2T1C OSFET-based embedded memory is applicable to devices requiring high performance as well as low power.","PeriodicalId":176340,"journal":{"name":"2017 Symposium on VLSI Circuits","volume":"33 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-06-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 Symposium on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/VLSIC.2017.8008466","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17

Abstract

An embedded 1 Mbit 2T1C gain-cell memory macro using indium-gallium-zinc oxide semiconductor FETs (OSFETs) with an extremely low off-state current of less than 1 zA (10−21 A) was fabricated. In the 2T1C gain cell, an OSFET for the write operation was stacked over a SiFET for the read operation. The 1 Mbit macro was fabricated using a combination of 60-nm OSFET and 65-nm CMOS processes. It achieves a 140 MHz operation and data retention of more than 1 h. Its static power in the standby state and active power are 31 μW and 64 μW/MHz, respectively. The macro with long-term data retention can reduce the static power by power gating. 2T1C OSFET-based embedded memory is applicable to devices requiring high performance as well as low power.
140 MHz 1 Mbit 2T1C增益单元存储器,60纳米铟镓氧化锌晶体管嵌入65纳米CMOS逻辑工艺技术
利用铟镓锌氧化物半导体场效应管(osfet),以小于1za(10−21 A)的极低关断电流制备了嵌入式1mb2t1c增益单元存储宏。在2T1C增益单元中,用于写操作的OSFET堆叠在用于读操作的SiFET上。采用60纳米OSFET和65纳米CMOS工艺组合制备了1mbit宏。工作频率为140 MHz,数据保持时间超过1小时,待机静态功率31 μW/MHz,有功功率64 μW/MHz。具有长期数据保留的宏可以通过功率门控降低静态功率。2T1C基于osfet的嵌入式存储器适用于要求高性能和低功耗的器件。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信