Time delay evaluation in printed circuit boards based on timed hard Petri nets

Sudacevschi Viorica, Ababii Victor, Calugari Dmitri, Bordian Dimitrie
{"title":"Time delay evaluation in printed circuit boards based on timed hard Petri nets","authors":"Sudacevschi Viorica, Ababii Victor, Calugari Dmitri, Bordian Dimitrie","doi":"10.1109/SIELMEN.2017.8123292","DOIUrl":null,"url":null,"abstract":"Annotation — This paper presents a synthesis method for delay time evaluation in the printed circuit boards based on Timed Hard Petri Nets. For the specification and modeling of the delay time evaluation system, Timed Synchronous Petri Nets (TSPN) are used. The transition to the hardware description of the system is achieved by translating the TSPN into Timed Hard Petri Net (THPN). The implementation of the delay time evaluation system is done by direct mapping of the THPN into the reconfigurable hardware architecture (FPGA).","PeriodicalId":403279,"journal":{"name":"2017 International Conference on Electromechanical and Power Systems (SIELMEN)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Electromechanical and Power Systems (SIELMEN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIELMEN.2017.8123292","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Annotation — This paper presents a synthesis method for delay time evaluation in the printed circuit boards based on Timed Hard Petri Nets. For the specification and modeling of the delay time evaluation system, Timed Synchronous Petri Nets (TSPN) are used. The transition to the hardware description of the system is achieved by translating the TSPN into Timed Hard Petri Net (THPN). The implementation of the delay time evaluation system is done by direct mapping of the THPN into the reconfigurable hardware architecture (FPGA).
基于定时硬Petri网的印刷电路板时延评估
本文提出了一种基于定时硬Petri网的印刷电路板延迟时间评价的综合方法。对于延迟时间评估系统的规范和建模,使用了定时同步Petri网(TSPN)。通过将TSPN转换为定时硬Petri网(THPN),实现了对系统硬件描述的过渡。延迟时间评估系统的实现是通过将THPN直接映射到可重构硬件架构(FPGA)中来完成的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信