{"title":"An Atm Network Interface for High-Speed Experimentation","authors":"Bruce S. Davie","doi":"10.1109/HPCS.1992.759220","DOIUrl":null,"url":null,"abstract":"To connect host computers to an Asynchronous Transfer Mode (ATM) network, a network interface is required. The interface must be able to move data between the network and the host and to convert between the data format used in the network (ATM cells) and that used in the host (eg. variable length protocol data units). In the work described here, the goal was to prototype such an interface and to satisfy two contradictory requirements: speed of operation and flexibility to support experimentation. To achieve this goal, we defined an architecture which uses microprocessors for those functions where most flexibility is required, such as the execution of Segmentation and Reassembly (SAR) algorithms, while more specialized hardware is used for critical high-speed functions such as data movement and formatting of ATM cells. The details of this architecture are described and the results that have been obtained so far with the experimental prototype implementation are presented.","PeriodicalId":274790,"journal":{"name":"IEEE Workshop on the Architecture and Implementation of High Performance Communication Subsystems","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1992-02-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Workshop on the Architecture and Implementation of High Performance Communication Subsystems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/HPCS.1992.759220","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8
Abstract
To connect host computers to an Asynchronous Transfer Mode (ATM) network, a network interface is required. The interface must be able to move data between the network and the host and to convert between the data format used in the network (ATM cells) and that used in the host (eg. variable length protocol data units). In the work described here, the goal was to prototype such an interface and to satisfy two contradictory requirements: speed of operation and flexibility to support experimentation. To achieve this goal, we defined an architecture which uses microprocessors for those functions where most flexibility is required, such as the execution of Segmentation and Reassembly (SAR) algorithms, while more specialized hardware is used for critical high-speed functions such as data movement and formatting of ATM cells. The details of this architecture are described and the results that have been obtained so far with the experimental prototype implementation are presented.
为了将主机连接到ATM (Asynchronous Transfer Mode)网络,需要一个网络接口。该接口必须能够在网络和主机之间移动数据,并能够在网络(ATM单元)和主机(例如ATM单元)中使用的数据格式之间进行转换。可变长度协议数据单元)。在这里描述的工作中,目标是创建这样一个界面的原型,并满足两个相互矛盾的要求:操作速度和支持实验的灵活性。为了实现这一目标,我们定义了一种架构,该架构使用微处理器来处理那些最需要灵活性的功能,例如分割和重组(SAR)算法的执行,而更专业的硬件用于关键的高速功能,例如数据移动和ATM单元的格式化。描述了该体系结构的细节,并给出了实验样机实现到目前为止所获得的结果。