An optimum design of boost power-factor-correction converter

M. Orabi, T. Ninomiya
{"title":"An optimum design of boost power-factor-correction converter","authors":"M. Orabi, T. Ninomiya","doi":"10.1109/ISIE.2003.1267911","DOIUrl":null,"url":null,"abstract":"Designers trying to optimize the performance of boost PFC converter circuit faces many difficult circuit design issues. Most of prior researches chose the storage capacitor depending on the selected hold-up time or the output ripple percentage. Recently, the contribution of the output capacitor to the PFC system stability is highlighted. Therefore, in this issue the design steps are discussed depending on the three choices, output ripple, hold-up time and stability. It is clear that any design must take the minimum required storage capacitor as step-1 in the design and then apply for any other specification like hold-up time or ripple percentage.","PeriodicalId":166431,"journal":{"name":"2003 IEEE International Symposium on Industrial Electronics ( Cat. No.03TH8692)","volume":"136 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-06-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2003 IEEE International Symposium on Industrial Electronics ( Cat. No.03TH8692)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISIE.2003.1267911","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Designers trying to optimize the performance of boost PFC converter circuit faces many difficult circuit design issues. Most of prior researches chose the storage capacitor depending on the selected hold-up time or the output ripple percentage. Recently, the contribution of the output capacitor to the PFC system stability is highlighted. Therefore, in this issue the design steps are discussed depending on the three choices, output ripple, hold-up time and stability. It is clear that any design must take the minimum required storage capacitor as step-1 in the design and then apply for any other specification like hold-up time or ripple percentage.
升压功率因数校正变换器的优化设计
设计人员试图优化升压PFC转换电路的性能,面临着许多困难的电路设计问题。以往的研究大多是根据选择的保持时间或输出纹波百分比来选择存储电容。近年来,输出电容对PFC系统稳定性的贡献越来越受到重视。因此,本文讨论了基于输出纹波、保持时间和稳定性三种选择的设计步骤。很明显,任何设计都必须将所需的最小存储电容作为设计的第一步,然后应用任何其他规格,如保持时间或纹波百分比。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信