Selection of area-time efficient custom instructions for FPGA realization

S. Lam, T. Srikanthan
{"title":"Selection of area-time efficient custom instructions for FPGA realization","authors":"S. Lam, T. Srikanthan","doi":"10.1109/ISIE.2008.4677109","DOIUrl":null,"url":null,"abstract":"Reconfigurable processors provide an attractive means to meet the constraints of embedded devices due to their instruction set extension capabilities. In this paper, we propose a framework for reconfigurable processors that can rapidly identify a reduced set of profitable custom instructions and their area-time costs without the need for actual hardware synthesis. The framework relies on a strategy to rapidly estimate the utilization of the LUT (look-up table) based FPGAs (field programmable gate arrays) for the custom instructions. Simulations based on applications from benchmark suites show that an average area reduction of over 40% can be achieved with only an average performance loss of less than 2% by selecting a reduced set of custom instructions with the proposed framework. In addition, we show that the proposed framework can lead to an average performance gain of over 40% and an average area reduction of over 32% when compared to an approach that exploits the regularity of the custom instruction data-paths for area-efficient realizations.","PeriodicalId":262939,"journal":{"name":"2008 IEEE International Symposium on Industrial Electronics","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE International Symposium on Industrial Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISIE.2008.4677109","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Reconfigurable processors provide an attractive means to meet the constraints of embedded devices due to their instruction set extension capabilities. In this paper, we propose a framework for reconfigurable processors that can rapidly identify a reduced set of profitable custom instructions and their area-time costs without the need for actual hardware synthesis. The framework relies on a strategy to rapidly estimate the utilization of the LUT (look-up table) based FPGAs (field programmable gate arrays) for the custom instructions. Simulations based on applications from benchmark suites show that an average area reduction of over 40% can be achieved with only an average performance loss of less than 2% by selecting a reduced set of custom instructions with the proposed framework. In addition, we show that the proposed framework can lead to an average performance gain of over 40% and an average area reduction of over 32% when compared to an approach that exploits the regularity of the custom instruction data-paths for area-efficient realizations.
区域时间效率的FPGA实现自定义指令的选择
可重构处理器由于其指令集扩展能力,为满足嵌入式设备的限制提供了一种有吸引力的方法。在本文中,我们提出了一个可重构处理器的框架,该框架可以快速识别一组减少的有利可图的自定义指令及其区域时间成本,而无需实际的硬件合成。该框架依赖于一种策略来快速估计基于自定义指令的基于LUT(查找表)的fpga(现场可编程门阵列)的利用率。基于基准套件应用程序的仿真表明,通过使用所提出的框架选择减少的自定义指令集,可以在平均性能损失小于2%的情况下实现平均面积减少40%以上。此外,我们表明,与利用自定义指令数据路径的规律性来实现面积效率的方法相比,所提出的框架可以导致平均性能提高40%以上,平均面积减少32%以上。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信