C. Fan, Y. Chiu, Chien Liu, G. Liou, W. Lai, Yi-Ru Chen, Tun-Jen Chang, Wan-Hsin Chen, Chun‐Hu Cheng, Chun-Yen Chang
{"title":"Program/erase speed and data retention trade-off in negative capacitance versatile memory","authors":"C. Fan, Y. Chiu, Chien Liu, G. Liou, W. Lai, Yi-Ru Chen, Tun-Jen Chang, Wan-Hsin Chen, Chun‐Hu Cheng, Chun-Yen Chang","doi":"10.23919/SNW.2017.8242317","DOIUrl":null,"url":null,"abstract":"In this work, we investigated the performance tradeoff between program/erase speed and data retention of ferroelectric HfZrO memory. The monoclinic HfNO layer with a trapping mechanism was employed to improve the data retention. Under the thickness optimization of HfNO, the HfZrO/HfNO gate stack can be functionalized with volatile and non-volatile operation.","PeriodicalId":424135,"journal":{"name":"2017 Silicon Nanoelectronics Workshop (SNW)","volume":"67 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 Silicon Nanoelectronics Workshop (SNW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/SNW.2017.8242317","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
In this work, we investigated the performance tradeoff between program/erase speed and data retention of ferroelectric HfZrO memory. The monoclinic HfNO layer with a trapping mechanism was employed to improve the data retention. Under the thickness optimization of HfNO, the HfZrO/HfNO gate stack can be functionalized with volatile and non-volatile operation.