Co-design considerations for frequency drift compensation in BAW-based time reference application

S. Razafimandimby, D. Petit, P. Bar, S. Joblot, J. Carpentier, J. Morelle, C. Arnaud1, G. Parat, P. Garcia, C. Garnier
{"title":"Co-design considerations for frequency drift compensation in BAW-based time reference application","authors":"S. Razafimandimby, D. Petit, P. Bar, S. Joblot, J. Carpentier, J. Morelle, C. Arnaud1, G. Parat, P. Garcia, C. Garnier","doi":"10.1109/RFIC.2010.5477303","DOIUrl":null,"url":null,"abstract":"In order to take up the challenge of BAW-based time reference, this paper presents new BAW/Integrated Circuits (IC) co-integration considerations. For the demonstration, a SiP approach is proposed where the Solidly Mounted Resonator (SMR) has been directly flip-chipped on the top of the IC. This 2.5GHz oscillator reaches a −93dBc/Hz phase noise at a 2kHz carrier offset for a 7.3mW power consumption. A 5bit switched capacitor bank permits to correct process deviations with a 12.5kHz accuracy while a varactor capacitance allows compensating a SMR with a −4.2ppm/°C Temperature Coefficient of Frequency (TCF) in a [−40°C,85°C] temperature range.","PeriodicalId":269027,"journal":{"name":"2010 IEEE Radio Frequency Integrated Circuits Symposium","volume":"6 6","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE Radio Frequency Integrated Circuits Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIC.2010.5477303","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

In order to take up the challenge of BAW-based time reference, this paper presents new BAW/Integrated Circuits (IC) co-integration considerations. For the demonstration, a SiP approach is proposed where the Solidly Mounted Resonator (SMR) has been directly flip-chipped on the top of the IC. This 2.5GHz oscillator reaches a −93dBc/Hz phase noise at a 2kHz carrier offset for a 7.3mW power consumption. A 5bit switched capacitor bank permits to correct process deviations with a 12.5kHz accuracy while a varactor capacitance allows compensating a SMR with a −4.2ppm/°C Temperature Coefficient of Frequency (TCF) in a [−40°C,85°C] temperature range.
基于baw的时间参考应用中频率漂移补偿的协同设计考虑
为了应对基于BAW时间参考的挑战,本文提出了新的BAW/集成电路(IC)协整考虑。为了演示,提出了一种SiP方法,其中固体安装谐振器(SMR)直接倒装在IC顶部。该2.5GHz振荡器在2kHz载波偏移下达到- 93dBc/Hz相位噪声,功耗为7.3mW。5bit开关电容组允许以12.5kHz精度校正工艺偏差,而变容电容允许在[- 40°C,85°C]温度范围内以- 4.2ppm/°C的频率温度系数(TCF)补偿SMR。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信