A 11.5-Gbps LDPC decoder based on CP-PEG code construction

Chih-Lung Chen, Kao-Shou Lin, Hsie-Chia Chang, W. Fang, Chen-Yi Lee
{"title":"A 11.5-Gbps LDPC decoder based on CP-PEG code construction","authors":"Chih-Lung Chen, Kao-Shou Lin, Hsie-Chia Chang, W. Fang, Chen-Yi Lee","doi":"10.1109/ESSCIRC.2009.5325933","DOIUrl":null,"url":null,"abstract":"In this paper, a LDPC decoder chip based on CPPEG code construction is presented. The (2048, 1920) irregular LDPC code generated by CP-PEG algorithm has better performance than other PEG-based codes; however, the large check node degrees introduced by high code-rate 15/16 become the implementation bottleneck. To design such a high coderate LDPC decoder, our approach features variable-node-centric sequential scheduling to reduce iteration number, single piplelined decoder architecture to lessen the message storage memory size, as well as optimized check node unit to further compress the register number. Overall 73% message storage memory is saved as compared with traditional architecture. Fabricated in 90nm 1P9M CMOS technology, a test deocder chip could achieve maximum 11.5 Gbps throughput under 1.4V supply voltage with core area of 2.7 × 1.4 mm2. The energy efficiency is only 0.033 nJ/bit with 5.77 Gbps at 0.8V to meet IEEE 802.15.3c requirements.","PeriodicalId":258889,"journal":{"name":"2009 Proceedings of ESSCIRC","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-11-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"19","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Proceedings of ESSCIRC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2009.5325933","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 19

Abstract

In this paper, a LDPC decoder chip based on CPPEG code construction is presented. The (2048, 1920) irregular LDPC code generated by CP-PEG algorithm has better performance than other PEG-based codes; however, the large check node degrees introduced by high code-rate 15/16 become the implementation bottleneck. To design such a high coderate LDPC decoder, our approach features variable-node-centric sequential scheduling to reduce iteration number, single piplelined decoder architecture to lessen the message storage memory size, as well as optimized check node unit to further compress the register number. Overall 73% message storage memory is saved as compared with traditional architecture. Fabricated in 90nm 1P9M CMOS technology, a test deocder chip could achieve maximum 11.5 Gbps throughput under 1.4V supply voltage with core area of 2.7 × 1.4 mm2. The energy efficiency is only 0.033 nJ/bit with 5.77 Gbps at 0.8V to meet IEEE 802.15.3c requirements.
基于CP-PEG编码结构的11.5 gbps LDPC解码器
本文提出了一种基于CPPEG编码结构的LDPC译码芯片。采用CP-PEG算法生成的(2048,1920)不规则LDPC码性能优于其他基于peg的编码;然而,高码率15/16带来的大检查节点度成为实现的瓶颈。为了设计这样一个高编码的LDPC解码器,我们采用了以可变节点为中心的顺序调度来减少迭代次数,单流水线解码器架构来减少消息存储内存大小,以及优化的检查节点单元来进一步压缩寄存器数。与传统架构相比,总体上节省了73%的消息存储内存。测试解码器芯片采用90nm 1P9M CMOS工艺制作,在1.4 v电源电压下可实现最大11.5 Gbps的吞吐量,核心面积为2.7 × 1.4 mm2。能量效率仅为0.033 nJ/bit,在0.8V电压下达到5.77 Gbps,满足IEEE 802.15.3c要求。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信